The bandpass filter has a comparatively large pass bandwidth, with, at the same time, comparatively steep edges up to the stop band and low attenuation in the passband. The bandpass filter contains three parallel lc elements, one of which is connected between the bandpass filter input and the bandpass filter output. The other two parallel lc elements each have one of their connections coupled to a fixed reference-ground potential.

Patent
   RE40292
Priority
Jul 03 1997
Filed
Dec 02 2003
Issued
May 06 2008
Expiry
Jul 03 2018
Assg.orig
Entity
Large
0
10
EXPIRED
7. A circuit configuration, comprising:
an ac voltage input terminal and an ac voltage output terminal;
a plurality of frequency domain filter paths defined between said ac voltage input terminal and said ac voltage output terminal, and connected in parallel between a common first node and a common second node both coupled to a dc voltage connection;
each of said frequency domain filter paths containing at least one bandpass filter connected in series with a first diode and
a second diode connected in opposite forward direction from said first diode;
each of said frequency domain filter paths containing a switching unit for switching said first and said second diode in said frequency domain filter path;
a third diode having a first terminal connected to said first node and a fourth diode having a first terminal connected to said second node of said frequency domain filter paths for connecting a respective cathode of said third diode and of said fourth diode to anodes of said first diodes and said second diodes, respectively;
a load-dependent dc voltage source having a first connection and a second connection; and
said third diode and said fourth diode each having a second terminal respectively connected to said first connection and said second connection of said load-dependent dc voltage source.
1. A circuit configuration, comprising:
an ac voltage input terminal and an ac voltage output terminal;
a plurality of frequency domain filter paths defined between said ac voltage input terminal and said ac voltage output terminal, and connected in parallel between a common first node and a common second node both coupled to a dc voltage connection;
each of said frequency domain filter paths containing at least one bandpass filter connected in series with a first diode and a second diode connected in opposite forward direction from said first diode;
said at least one bandpass filter including:
a bandpass filter input and a bandpass filter output;
a series circuit connected between said bandpass filter input and said bandpass filter output, said series circuit being formed of a first capacitor, a first parallel lc element connected to said first capacitor, a second capacitor connected to said first parallel lc element, and an inductor connected to said second capacitor;
a second parallel lc element having a first connection connected to a node between said first parallel lc element and said second capacitor and a second connection coupled to a fixed reference-ground potential via a third capacitor; and
a third parallel lc element having a first connection connected to a node between said second capacitor and said inductor and a second connection coupled to the fixed reference-ground potential;
each of said frequency domain filter paths containing a switching unit for switching said first and said second diode in said frequency domain filter path;
a third diode having a first terminal connected to said first node and a fourth diode having a first terminal connected to said second node of said frequency domain filter paths, such that a respective cathode of said third diode and of said fourth diode is connected to anodes of said first diodes and said second diodes, respectively;
a load-dependent dc voltage source having a first connection and a second connection; and
said third diode and said fourth diode each having a second terminal respectively connected to said first connection and said second connection of said load-dependent dc voltage source.
2. The circuit configuration according to claim 1, wherein said second connection of said third parallel lc element is directly connected to the fixed reference-ground potential.
3. The circuit configuration according to claim 1, which comprises a fourth capacitor connected between said second connection of said third parallel lc element and the fixed reference-ground potential.
4. The circuit configuration according to claim 1, wherein said bandpass filter has a further capacitor having a first terminal connected to a node between said second capacitor and said inductor and a second terminal connected to the fixed reference-ground potential.
5. The circuit configuration according to claim 1, wherein said first diode, said second diode, said third diode, and said fourth diode are PIN diodes.
6. The circuit configuration according to claim 1, wherein each of said switching units includes:
a first electrical resistor and a second electrical resistor respectively connected, via a first terminal thereof, to said input and to said output of an associated one of said frequency domain filters, and to one another via a second terminal thereof;
an on/off switch having a first terminal connected between said first electrical resistor and said second electrical resistor, and a second terminal connected to a fixed reference-ground potential; and
a capacitor having a first terminal connected between said first electrical resistor and said second electrical resistor, and a second terminal connected to the fixed reference-ground potential.
8. The circuit configuration according to claim 7, wherein said first diode, said second diode, said third diode, and said fourth diode are PIN diodes.
9. The circuit configuration according to claim 7, wherein each of said switching units includes:
a first electrical resistor and a second electrical resistor respectively connected, via a first terminal thereof, to said input and to said output of an associated one of said frequency domain filters, and to one another via a second terminal thereof;
an on/off switch having a first terminal connected between said first electrical resistor and said second electrical resistor, and a second terminal connected to a fixed reference-ground potential; and
a capacitor having a first terminal connected between said first electrical resistor and said second electrical resistor, and a second terminal connected to the fixed reference-ground potential.

This is a continuation of copending International Application PCT/DE98/01846, filed Jul. 3, 1998, which designated the United States.

The invention lies in the electronics field. More specifically, the invention relates to a bandpass filter, particularly for use in circuits using RF technology.

In many circuit configurations using RF technology, for example in circuit configurations for contiguous division of a relatively large frequency range (e.g. the TV frequency range) into a plurality of smaller frequency bands, bandpass filters are required which have a comparatively large pass bandwidth, with, at the same time, comparatively steep edges up to the stop band and low attenuation in the passband.

French patent document FR 952403 discloses a bandpass filter circuit. There, a capacitor is connected in series with a parallel LC element. The filter four-terminal circuit has an additional parallel LC element at the output.

U.S. Pat. No. 5,483,209 discloses a circuit for changing over between different reception bands with variable attenuation control. The circuit has a plurality of bandpass filters tuned to the different input reception frequencies. In addition, the circuit has a plurality of variable attenuation diodes whose impedances are controlled by means of an AGC. A plurality of switching diodes are used to select the bandpass filter tuned-to the input signal.

It is accordingly an object of the invention to provide a bandpass filter, which overcomes the above-mentioned disadvantages of the heretofore-known devices and methods of this general type and which satisfies the aforementioned requirements.

With the foregoing and other objects in view there is provided, in accordance with the invention, a bandpass filter, comprising:

In accordance with an additional feature of the invention, a fifth capacitor is connected to a node between the second capacitor and the inductor and to the fixed reference-ground potential.

With the above and other objects in view there is also provided, in accordance with the invention, a circuit configuration, comprising:

In accordance with another feature of the invention, the first, second, third, and fourth diodes are PIN diodes.

In accordance with a further feature of the invention, each of the switching units includes:

In further summary, in the bandpass filter according to the invention:

Optionally, the connection line between the second capacitor and the inductor is coupled to the fixed reference-ground potential (e.g. ground) via a fifth capacitor.

Other features which are considered as characteristic for the invention are set forth in the appended claims.

Although the invention is illustrated and described herein as embodied in a bandpass filter, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.

The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in,connection with the accompanying drawings.

FIG. 1 is a circuit schematic of an exemplary embodiment of the filter according to the invention; and

FIG. 2 is a schematic diagram of a circuit configuration with bandpass filters in accordance with the exemplary embodiment.

Referring now to the figures of the drawing in detail and first, particularly, to FIG. 1 thereof, there is seen a bandpass filter with a series circuit formed with a first capacitor C1, a first parallel LC element Lp1/Cp1, a second capacitor C2, and an inductor L. The series circuit is connected between a bandpass filter input IN and a bandpass filter output OUT. The circuit elements are connected in series, one after the other, in the aforementioned sequence. A first connection of a second parallel LC element Lp2/Cp2, whose second connection is coupled to a fixed reference-ground potential P via a third capacitor C3, is connected between the first parallel LC element Lp1/Cp1 and the second capacitor C2. A first connection of a third parallel LC element Lp3/Cp3, whose second connection is coupled to the fixed reference-ground potential P directly or via a fourth capacitor C4, is connected between the second capacitor C2 and the inductor L.

An optional fifth capacitor C5 is illustrated in dashes. The capacitor C5 may be provided to connect the fixed reference-ground potential P to the node between the second capacitor C2 and the inductor L.

Optionally, a series circuit for the fixed reference-ground potential P can also be connected between the second capacitor C2 and the inducer L.

While the drawings illustrate, and the above description refers to, inductors L, Lp1, Lp2, Lp3, it is equally possible to use striplines as the inductances.

Reference will now be had to the circuit configuration shown in FIG. 2, where a parallel circuit, comprising a plurality of frequency domain filter paths FZ1, FZ2, . . . , FZi, is connected between an AC voltage input terminal INRF and an AC voltage output terminal OUTRF. Each of the frequency domain filter paths has a bandpass filter F1, F2, . . . , Fi in accordance with the exemplary embodiment shown in FIG. 1.

A sixth capacitor C6 is connected between the AC voltage input terminal INRF and a first node K1 of the parallel circuit, and a seventh capacitor C7 is connected between a second node K2 of the parallel circuit and the AC voltage output terminal OUTRF. These two capacitors C6 and C7 are essentially used for DC voltage decoupling of the AC voltage connections INRF and OUTRF.

The nodes K1 and K2 each have a regulating voltage connection ER coupled to them via the two inductor elements Dr1, Dr2, which is used to supply the nodes K1 and K2 with a direct current during operation. Instead of the inductor elements Dr1 and Dr2, suitable nonreactive resistors can also be used.

In the exemplary embodiment, the regulating voltage connection ER is connected to the emitter of a pnp transistor T whose collector is connected to the operating voltage input EB and whose base is connected to a control voltage connection UAGC via an electrical resistor RV.

Each frequency domain filter path FZ1, FZ2, . . . , FZi comprises a bandpass filter F1, F2, . . . , Fi connected between two diodes D11, D21; D12, D22; . . . ; D1i, D2i, preferably PIN diodes, in series with the latter. The two PIN diodes are connected with oppositely oriented forward directions.

Each bandpass filter F1, F2, . . . , Fi has a DC supply, comprising a first resistor R11, R12, . . . , R1i and a second resistor R21, R22, . . . , R2i, connected to it between the two associated diodes D11, D21; D12, D22; . . . ; D1i, D2i. The first resistor R11, R12, . . . , R1i and the second resistor R21, R22, . . . , R2i are respectively connected, on the one hand, to the input EF1, EF2, . . . , EFi and to the output AF1, AF2, . . . , AFi of the associated bandpass filter F1, F2, . . . , Fi and, on the other hand, to one another. FIG. 2 indicates switching units SE1, SE2, . . . , SEi in dash-dotted boxes which each have a first electrical resistor R11, R12, . . . , R1i and a second electrical resistor R21, R22, . . . , R2i which are respectively connected between the input and the output of the associated frequency domain filter F1, F2, . . . , Fi and to one another. The respective connection line between the two resistors R11, R21; R12, R22; . . . ; R1i, R2i is blocked off to alternating current by means of a capacitor CF1, CF2, . . . , CFi in each case and is connected to a first switch terminal of an “on/off” switch S1, S2, . . . , Si (preferably an electronic switch, e.g. an open-collector switching output of an integrated circuit) in each case, whose second switch connection is connected to a fixed reference-ground potential.

Connected in parallel with the frequency domain filter paths FZ1, FZ2, . . . , FZi is a series circuit comprising a third diode D3, a first resistor R1, a second resistor R2 and a fourth diode D4. The two diodes D3 and D4 are connected with oppositely oriented forward directions and are preferably likewise PIN diodes. In addition, the two resistors R1 and R2 are connected, on the one hand, to the diodes D3 and D4, respectively, and, on the other hand, to a center tap M1 of a voltage divider comprising a third resistor R3 and a fourth resistor R4.

The voltage divider is, on the one hand, connected to an operating voltage connection EB, which is connected to the same voltage source as the regulating voltage connection ER, for example, and, on the other hand, to the fixed reference-ground potential P. The first resistor R1 and the second resistor R2 and the voltage divider which include the third resistor R3 and the fourth resistor R4 define a load-dependent DC-voltage source. The end of the first resistor R1 that is connected to the third diode D3 defines a first connection of the load-dependent DC voltage source and the end of the second resistor R2 that is connected to the fourth diode D4 defines a second connection of the load-dependent DC voltage source.

An eighth capacitor C8 and a ninth capacitor C9, whose second connections are connected to the fixed reference-ground potential P, are connected between the third diode D3 and the first resistor R1 and between the fourth diode D4 and the second resistor R2, respectively. These capacitors C8, C9 serve to derive the AC voltage for the fixed reference-ground potential P (e.g. ground).

Changing over between the individual frequency domain filter paths FZ1, FZ2, . . . , FZi is performed by means of the diode pairs D11, D21; D22; . . . ; D1i, D2i, which are selectively switched on by the switches S1, S2, . . . , Si.

Advantageously, the respectively active diode pair D11, D21; D12, D22; . . . ; D1i, D2i is in this case simultaneously used as a series element of a regulatable π-attenuation element whose parallel elements are the third and the fourth diode D3, D4. In the high state, the latter have zero current (high resistance). If the regulating voltage UR is reduced, current flows through them and they become less resistive, whereas the current through the respective active diode pair D11, D21; D12, D22; . . . ; D1i, D2i in the frequency domain filter path FZ1, FZ2, . . . , FZi which is operating falls with the regulating voltage, which means that these diodes become more resistive.

Kuhn, Ralph, Musiol, Lothar

Patent Priority Assignee Title
Patent Priority Assignee Title
4207590, Mar 14 1979 RCA LICENSING CORPORATION, TWO INDEPENDENCE WAY, PRINCETON, NJ 08540, A CORP OF DE Combined phase shift filter network in a color video signal processing system employing dynamic flesh tone control
4215325, Mar 09 1979 The United States of America as represented by the Secretary of the Navy Minimal distortion video bandpass filter
4612571, Dec 07 1984 Zenith Electronics Corporation; ZENITH ELECTRONICS CORPORATION, A CORP OF DE Constant Z bandswitched input filter
4640134, Apr 04 1984 KISS DEVELOPMENT PARTNERS Apparatus and method for analyzing acoustical signals
5483209, Oct 01 1992 ALPS Electric Co., Ltd. Reception band switching circuit with variable attenuation control
5528204, Apr 29 1994 Cabot Safety Intermediate Corporation Method of tuning a ceramic duplex filter using an averaging step
5625894, Mar 21 1995 Industrial Technology Research Institute Switch filter having selectively interconnected filter stages and ports
5697087, Jan 25 1993 NEC Electronics Corporation Semiconductor device with a filter formed of 3-element series-and-parallel resonators
DE2825812,
FR952403,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 02 2003Infineon Technologies AG(assignment on the face of the patent)
Date Maintenance Fee Events
Oct 04 2010REM: Maintenance Fee Reminder Mailed.
Feb 27 2011EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
May 06 20114 years fee payment window open
Nov 06 20116 months grace period start (w surcharge)
May 06 2012patent expiry (for year 4)
May 06 20142 years to revive unintentionally abandoned end. (for year 4)
May 06 20158 years fee payment window open
Nov 06 20156 months grace period start (w surcharge)
May 06 2016patent expiry (for year 8)
May 06 20182 years to revive unintentionally abandoned end. (for year 8)
May 06 201912 years fee payment window open
Nov 06 20196 months grace period start (w surcharge)
May 06 2020patent expiry (for year 12)
May 06 20222 years to revive unintentionally abandoned end. (for year 12)