Apparatus and methods for controlling the sensing of bit lines which facilitates the distribution of bit line charging current to be distributed any time, and facilitates the fast raising of the sense modes to full logic levels. An embodiment is comprised of a plurality of bit storage capacitors, a folded bit line for receiving charge stored on one of the capacitors, having bit line capacitance, a sense amplifier having a pair of sense nodes for sensing a voltage differential across the sense nodes, apparatus connected to the bit line and the sense nodes for imperfectly isolating the sense nodes from the bit line whereby current can leak therethrough, apparatus for enabling the sense amplifier and for disabling the isolating apparatus and thereby removing the isolation between the sense amplifier and the bit line, whereby current passing through the sense amplifier to the sense nodes is enabled to charge the bit line capacitance through the isolating apparatus to predetermined logic voltage level.

Patent
   RE40552
Priority
Apr 06 1990
Filed
Dec 21 2001
Issued
Oct 28 2008
Expiry
Apr 05 2011
Assg.orig
Entity
unknown
0
102
EXPIRED
0. 22. A method of sensing and restoring data stored in a dynamic random access memory (DRAM) comprising the steps of:
(a) applying a vdd voltage to controlling inputs of a pair of bit line isolation devices coupled between a complementary bit line pair and a bit line sense amplifier;
(b) enabling an access transistor coupled between a bit storage capacitor and a bit line of the complementary bit line pair to dump charge from the bit storage capacitor to the bit line;
(c) enabling the bit line sense amplifier to sense a voltage differential created across the complementary bit line pair as a result of dumping charge from the bit storage capacitor;
(d) applying a vpp voltage higher than the vdd voltage to the controlling inputs of the bit line isolation devices to allow full restore of the bit lines.
0. 18. A method of sensing and restoring data stored in a dynamic random access memory (DRAM) comprising the steps of:
(a) applying a vdd voltage to controlling inputs of a pair of bit line isolation devices coupled between a complementary bit line pair and a bit line sense amplifier;
(b) enabling an access transistor coupled between a bit storage capacitor and a bit line of the complementary bit line pair to dump charge from the bit storage capacitor to the bit line;
(c) enabling the bit line sense amplifier to sense a voltage differential created across the complementary bit line pair as a result of dumping charge from the bit storage capacitor;
(d) enabling a pair of column devices coupled to the complementary bit line pair once the voltage differential has reached a sufficient value;
(e) applying a vpp voltage higher than the vdd voltage to the controlling inputs of the bit line isolation devices to allow full restore of the bit lines.
0. 1. A dynamic random access memory (DRAM) comprising:
(a) a plurality of bit storage capacitors,
(b) a folded bit line comprised of a complementary bit line pair for receiving charge stored on one of said capacitors, having bit line capacitance,
(c) a sense amplifier having a pair of sense nodes for sensing a voltage differential across said sense nodes,
(d) high resistance controllable current leakage imperfect isolating means connecting said bit line to said sense nodes for receiving an enabling voltage for causing current leakage therethrough between said sense nodes and the bit line while maintaining high resistance,
(e) means for applying said enabling voltage for causing effective current to leak through the imperfect isolating means,
(f) means for enabling said sense amplifier and establishing full predetermined logic levels across said sense nodes,
(g) means for disabling said imperfect isolating means and thereby removing isolation between said sense nodes and the bit line,
whereby current passing through the sense amplifier to said sense nodes is enabled to charge said bit line capacitance through said imperfect isolating means to a predetermined logic voltage level.
0. 2. A DRAM as defined in claim 1 in which said imperfect isolating means is a pair of N-channel enhancement mode field effect transistors each having a source-drain circuit in series with a bit line of the bit line pair.
0. 3. A DRAM as defined in claim 2 including a voltage source applied to gates of each field effect transistor having an initial voltage level which is higher than said logic voltage level and a following enabling voltage level which is equal to said logic level, and at a later time a disabling voltage equal to the initial voltage level.
0. 4. A DRAM as defined in claim 1 in which said isolating means is a pair of P-channel enhancement mode field effect transistors each having a source-drain circuit in series with a bit line of the bit line pair.
0. 5. A DRAM as defined in claim 4 including a voltage source applied to gates of each field effect transistor having an initial voltage level which is lower than said logic voltage level and a following enabling voltage level which is equal to said logic level, and at a later time a disabling voltage equal to said initial voltage level.
0. 6. A dynamic random access memory (DRAM) as defined in claim 1, further comprising:
(a) the sense amplifier having respective sense enable and restore enable inputs for providing full high and full low logic levels respectively to said sense nodes,
(b) power supply means for providing full high and full low logic level voltages,
(c) a pair of field effect transistors, one being a P-channel enhancement mode type having its source-drain circuit connected between said restore enable input and the high logic level power supply voltage and the other being an N-channel enhancement mode type having its source-drain circuit connected between the sense enable input and the low logic level power supply voltage, and
(d) means for providing restore and sense signals to gates of said one and other field effect transistors respectively,
whereby restore and sense current is supplied to said sense amplifier from said power supply means rather than from said means for providing restore and sense signals.
0. 7. A dynamic random access memory (DRAM) as defined in claim 1 comprising a plurality of bit lines and associated sense amplifiers, the bit lines being arrayed across an integrated circuit chip and the sense amplifiers being disposed in a row, a pair of low-resistance power supply conductors extending in parallel with said row for carrying logic high level and logic low level voltages, sense amplifier enabling signal conductors extending across said chip accessible to said sense amplifiers, means for coupling sense inputs of said sense amplifiers to said power supply conductors, and means coupling said sense amplifier enabling signal conductors to enabling inputs of said means for coupling sense inputs, for enabling passage of current resulting from said logic high level and low level voltages to said sense amplifiers.
0. 8. A DRAM as defined in claim 7 in which said means for coupling sense inputs of said sense amplifiers is comprised of field effect transistors having their gates connected to said sense amplifier enabling signal conductors, said gates forming said enabling inputs.
0. 9. A DRAM as defined in claim 8 in which the sense inputs of groups of said sense amplifiers are connected together to the same field effect transistor drain terminal.
0. 10. A DRAM as defined in claim 1, further comprising:
(a) the sense amplifier having sense enable and restore enable inputs for providing full high and full low logic levels respectively to said sense nodes,
(b) power supply means for providing full high and full low logic level voltages,
(c) a pair of field effect transistors, one having its source-drain circuit connected between said restore enable input and the high logic level power supply voltage and the other having its source-drain circuit connected between the sense enable input and the low logic level power supply voltage, and
(d) means for providing restore and sense signals to gates of said one and other field effect transistors respectively,
whereby restore and sense current is supplied to said sense amplifier from said power supply means rather than from said means for providing restore and sense signals.
0. 11. A DRAM as defined in claim 1, further comprising a plurality of bit lines and associated sense amplifiers, the bit lines being arrayed across an integrated circuit chip and the sense amplifiers being disposed in a row, a pair of low-resistance power supply conductors extending in parallel with said row for carrying logic high level and logic low level voltages, sense amplifier enabling signal conductors extending across said chip accessible to said sense amplifiers, means for coupling sense inputs of said sense amplifiers to said power supply conductors, and means coupling said sense amplifier enabling signal conductors to enabling inputs of said means for coupling sense inputs, for enabling passage of current resulting from said logic high level and low level voltages to said sense amplifiers.
0. 12. A DRAM as defined in claim 3, further comprising a plurality of bit lines and associated sense amplifiers, the bit lines being arrayed across an integrated circuit chip and the sense amplifiers being disposed in a row, a pair of low-resistance power supply conductors extending in parallel with said row for carrying logic high level and logic low level voltages, sense amplifier enabling signal conductors extending across said chip accessible to said sense amplifiers, means for coupling sense inputs of said sense amplifiers to said power supply conductors, and means coupling said sense amplifier enabling signal conductors to enabling inputs of said means for coupling sense inputs, for enabling passage of current resulting from said logic high level and low level voltages to said sense amplifiers.
0. 13. A DRAM as defined in claim 5, further comprising a plurality of bit lines and associated sense amplifiers, the bit lines being array across an integrated circuit chip and the sense amplifiers being disposed in a row, a pair of low-resistance power supply conductors extending in parallel with said row for carrying logic high level and logic low level voltages, sense amplifier enabling signal conductors extending across said chip accessible to said sense amplifiers, means for coupling sense inputs of said sense amplifiers to said power supply conductors, and means coupling said sense amplifier enabling signal conductors to enabling inputs of said means for coupling sense inputs, for enabling passage of current resulting from said logic high level and low level voltages to said sense amplifiers.
0. 14. A DRAM as defined in claim 11 in which said means for coupling sense inputs of said sense amplifiers is comprised of field effect transistors having their gates connected to said sense amplifier enabling signal conductors, said gates forming said enabling inputs.
0. 15. A DRAM as defined in claim 14 in which the sense inputs of groups of said sense amplifiers are connected together to the same field effect transistor drain terminal.
0. 16. A method of sensing in a folded bit line type of dynamic random access memory (DRAM) having a bit storage capacitor for coupling to the bit line and a sensing amplifier having sense nodes, comprising:
(a) imperfectly isolating the sense nodes of the sensing amplifier from the bit line using an imperfect isolating means,
(b) coupling the capacitor to the bit line, thereby dumping its charge thereon,
(c) leaking said charge through the imperfect isolating means to one of the sense nodes, thereby causing a voltage differential across said sense nodes,
(d) sensing said differential by said sense amplifier and applying full high and low logic voltage levels respectively to said sense nodes,
(e) inhibiting isolation of said sense nodes from said bit line, whereby full logic levels are applied to complementary bit lines of said folded bit line.
0. 17. A method as defined in claim 16, in which the isolating means is comprised to the source-drain circuits of a pair of enhancement mode field effect transistors respectively connected between the sense nodes and the complementary bit lines of the folded bit line, and said isolating step is comprised of applying an inhibiting voltage to gates of said field effect transistors, and the inhibiting isolating step is comprised of changing the inhibiting voltage to the same voltage as one of said full logic voltage levels, whereby upon application of said full logic levels to said sense nodes during the sensing step, a field effect transistor having a gate voltage closest to a logic level applied to a sense node to which it is connected is caused to inhibit current flow into the bit line.
0. 19. A method as claimed in claim 18 wherein the bit line isolation devices are N-channel field effect transistors (FETs).
0. 20. A method as claimed in claim 18 wherein the step of enabling the bit line sense amplifier is comprised of applying an active high logic level and an active low logic level to inputs of the bit line sense amplifier.
0. 21. A method is claimed in claim 20 wherein the active high logic level and active low logic level are applied to inputs of the bit line sense amplifier through local transistors connected to voltage source power tracks and gated by logic signals.
0. 23. A method as claimed in claim 22 wherein the bit line isolation devices are N-channel field effect transistors (FETs).
0. 24. A method as claimed in claim 22 wherein the step of enabling the bit line sense amplifier is comprised of applying an active high logic level and an active low logic level to inputs of the bit line sense amplifier.
0. 25. A method is claimed in claim 7 wherein the active high logic level and active low logic level are applied to inputs of the bit line sense amplifier through local transistors connected to voltage source power tracks and gated by logic signals.

This application is a continuation application of Reissue application Ser. No. 08/853,507, filed May 8, 1997, which is based on original U.S. Pat. No. 5,414,662, issued May 9, 1995, which was a continuation of Ser. No. 07/680,747, filed Apr. 5, 1991, now abandoned.

This invention relates to semiconductor dynamic random access memories (DRAMs) and in particular to apparatus and methods for controlling the sensing of bit lines.

A DRAM is generally formed of an array of bit storage capacitors which are accessed via word lines and bit lines, the word lines being located in rows and the bit lines being located in columns. The capacitors are coupled via access transistors to the bit lines upon being enabled by the word lines; each capacitor is thus associated with the intersection of a bit line and word line.

In high speed DRAMs, the bit lines are usually provided as a folded bit line (pairs of complementary bit lines), with a sense amplifier connected to both bit lines of a folded bit line. During a read operation the charge stored on a capacitor is dumped on one of the lines of the folded bit line, and the sense amplifier senses the resulting differential in potential between the two lines of a folded bit line, applying full logic voltage levels to the bit lines which both restore the charge on the storage capacitors and apply full logic levels to data buses to which the bit lines are coupled.

Bit lines typically have a capacitance of around 0.2-0.5 pF. During sensing, current being passed through the sense amplifier to provide full logic voltage levels on the bit lines is consumed in charging the capacitance of the bit lines. The bit line voltage differential must exceed a certain noise margin before the levels on the bit lines can be read to the databuses. Clearly the voltage differential on the lines of the bit lines must be above that certain level, which requires a substantial capacitor charging time, which in turn results in a slowed sensing interval.

A technique for attempting to deal with bit line capacitance is to insert an isolation device to isolate the sense nodes associated with the sense amplifier from the bit lines during the initial sensing period. In other words, a memory capacitor associated with one of the lines of the bit line is enabled to dump its charge on one bit line, following which both bit lines are completely isolated from the sense amplifier. Since the small amount of capacitance associated with the sense node retains some charge differential, subsequent enabling of the sense amplifier causes it to sense this differential, and to apply the full logic level to the sense nodes for application to the databus. Since the sense nodes are now completely isolated from the bit lines, the bit lines need not be charged up by the power supply associated with the sense amplifier, and the time for charging the bit line capacitances thus is substantially eliminated.

However since the capacitance associated with the sense nodes isolated from the bit lines is so small, only a fraction of the total charge differential is available for sensing. This is dangerous, in the sense that the differential can be marginal, and an erroneous bit sensed. In addition, operation of the isolators introduces an additional step in a memory access sequence, sacrificing memory speed.

It has also been found that the conductive tracks which carry the sense amplifier clock signals must supply considerable current in order to provide, for all sense amplifiers on the chip, full logic levels. That current must not only charge the bit lines and sense nodes, but also the databuses. The conductive tracks across the semiconductor integrated circuit contains resistance, and the heavy clock current passing down the tracks creates a voltage difference. This creates a significant differential in the speed of operation of sense amplifiers close to the sense amplifier clock drivers from those at the far ends of the tracks. Access of data from the memory must be slowed to accommodate the slowest sense amplifier.

One embodiment of the present invention uses an isolation device as in the prior art described above, but utilizes an imperfect isolation device which can be enabled over an interval and in addition provide a voltage drop. Preferably, the isolation device is a field effect transistor (FET) which has its source drain circuit in series between a sense node and an associated bit line. The gate of each FET is held at a voltage which maintains it imperfectly open, and changes to a level which allows each FET to conduct when the sense amplifier operates (e.g. its gate-source voltage is similar to the logic level supplied by the sense amplifier). The imperfect isolation referred to herein means that the source-drain of the FET is in a high resistance state, but allows some charge leakage through it.

Thus when the memory capacitor dumps its charge on the associated bit line, the charge leaks through the imperfect isolation device to the associated sense node of the sense amplifier. During a first part of the sense cycle the voltage on the gate of each isolating field effect transistor is changed to the logic level which is to be applied to the sense amplifier. Due to the leakage through the imperfect isolating device, charge from the memory capacitor leaks to the sense node.

During a subsequent portion of the sense interval, the sense amplifier is enabled. Due to the charge differential between its sense nodes, the sense amplifier applies full logic voltage level to the sense nodes, which is applied to the databuses. However due to the voltage drop across the isolating FET, there is significantly less current consumed in charging the bit line capacitance. As a result the sense nodes reach full logic levels considerably faster than in the prior art.

Some time after sensing is started, the gate source bias of the isolating FET is increased to allow bit lines to be charged to full logic levels (overcoming the threshold voltage drop in the FET). This allows bit line charging current to be distributed over time.

According to an embodiment of the present invention, a dynamic random access memory (DRAM) is comprised of a plurality of bit storage capacitors, a folded bit line for receiving charge stored on one of the capacitors, having bit line capacitance, a sense amplifier having a pair of sense nodes for sensing a voltage differential across the sense nodes, apparatus connected to the bit line and the sense nodes for imperfectly isolating the sense nodes from the bit line whereby current can leak therethrough, apparatus for enabling the sense amplifier and for disabling the isolating apparatus and thereby removing the isolation between the sense amplifier and the bit line, whereby current passing through the sense amplifier to the sense nodes is enabled to charge the bit line capacitance through the isolating apparatus to predetermined logic voltage level.

In accordance with another embodiment of the invention a dynamic random access memory (DRAM) is comprised of a plurality of bit lines and associated sense amplifiers, the bit lines being arrayed across an integrated circuit chip and the sense amplifiers being disposed in a row, a pair of low resistance power supply conductors extending in parallel with the row for carrying logic high level and logic low level voltages, sense amplifier enabling signal conductors extending across the chip accessible to the sense amplifiers, apparatus for coupling sense inputs of the sense amplifiers to the power supply conductors, and apparatus coupling the sense amplifier enabling signal conductors to the apparatus for coupling sense inputs, for enabling passage of current resulting from the logic high level and low level voltages to the sense amplifiers.

In accordance with another embodiment of the present invention a dynamic random access memory (DRAM) is comprised of a plurality of bit storage capacitors, a folded bit line for receiving charge stored on one of the capacitors having bit line capacitance, a sense amplifier having a pair of sense nodes for sensing a voltage differential across the sense nodes, the sense amplifier having respective sense enable and restore enable inputs for providing full high and full low logic levels respectively to the sense nodes, power supply apparatus for providing full high and full low logic level voltages, a pair of field effect transistors, one having its source-drain circuit connected between the restore enable input and the high logic level power supply voltage and the other having its source-drain circuit connected between the sense enable input and the power supply low-logic level power supply voltage, and apparatus for providing restore and sense signals to gates of the one and other field effect transistors respectively, whereby restore and sense current is supplied to the sense amplifier from the power supply apparatus rather than from the apparatus for providing restore and sense signals.

In accordance with a further embodiment of the invention, a method of sensing in a folded bit line type of dynamic random access memory (DRAM) having a bit storage capacitor for coupling to the bit line and a sensing amplifier having sense nodes, is comprised of the steps of imperfectly isolating the sense nodes of the sensing amplifier from the bit line using an imperfectly isolating apparatus, coupling the capacitor to the bit line thereby dumping its charge thereon, leaking the charge through the imperfect isolating apparatus to one of the sense nodes thereby causing a voltage differential across the sense nodes, sensing the differential by the sense amplifier, and applying full high and low logic levels respectively to the sense nodes, and, inhibiting isolation of the sense nodes from the bit line, whereby full logic levels are applied to the complementary bit lines.

In accordance with another embodiment of the present invention, in order to make substantially more equal the enabling time of the sense amplifiers closest to their clock driver and those farthest away, the enabling inputs to the sense amplifiers are connected through local pull down field effect transistors to local power supply tracks which have little resistance from one end to the other of the integrated circuit memory. The gates of these pull down transistors are connected to the sense amplifier clock conductive tracks since very little current is required by the gates of those transistors, and very little voltage drop thus occurs between the near and far ends of the integrated circuit. Accordingly enabling of the sense amplifiers is substantially speeded at locations remote from the near end sense amplifiers, and there is substantially reduced differential in enabling speed between the near and far end of the sense amplifiers.

In order to reduce the number of transistors required, groups of sense amplifiers may be coupled to the same pull down transistors.

A better understanding of the invention will be obtained by reference to the detailed description below, in conjunction with the following drawings, in which:

FIG. 1 is a schematic diagram of a portion of a bit line circuit and sense amplifier in accordance with the prior art,

FIG. 2 is a schematic diagram of a portion of a bit line circuit and sense amplifier in accordance with the present invention, and

FIG. 3 is a waveform diagram used to describe the function of the present invention.

Turning first to FIG. 1, a portion of a prior art bit line and sense amplifier circuit is shown. Bit storage capacitors 1A and 1B are coupled through field effect transistors (FETs) 2A and 2B to complementary bit lines BL and/BL of a folded bit line. The gates of transistors 2A and 2B are connected to word lines WLn and WLn+1 in a well known manner.

A sense amplifier 3 is connected to the bit lines also in a well known manner. The bit lines are coupled to databuses DB and /DB via FETs 4A and 4B.

The sense amplifier 3 is formed of a pair of N-channel transistors having their series connected source-drain circuits connected across the bit lines of the folded bit line, their junction being connected to an active low logic level source /φs, and a pair of P-channel FETs having their series connected source-drain circuits connected across bit lines BL and /BL, their junction being connected to an active high level source φR. The gates of the N and P-channel transistors connected to a first bit line are connected together and to the other bit line, and the gates of the transistors connected to the other transistor are connected together and to the first bit line.

In operation a transistor e.g. 2B is enabled from a word line, and the charge, representing a bit, stored on a capacitor e.g. 1B is dumped to the associated bit line /BL. This creates a voltage differential between bit lines BL and /BL which appears across sense nodes SA and SB. When the logic levels /φs and φR are applied to the sense amplifier 3, the voltage differential causes the circuit to latch, applying the full logic levels of /φs and φR to the bit lines. This restores the charge on the capacitor 1B to full logic level. Upon enabling of the transistors 4A and 4B by the signal /φyi, the resulting full logic level on the bit lines is applied to the databuses DB and /DB.

Associated with each bit line is an inherent capacitance 5A and 5B, which results from the length and breadth of the bit line track on the semiconductor and the substrate. Those capacitances 5A and 5B must be charged by the current from the power supply supplying the full logic levels /φs and φR. This takes a considerable period of time and current requirement.

Therefore isolators 6A and 6B have been used to isolate the bit line from the sensing nodes SA and SB associated with the sense amplifier. The isolators are devices which completely isolate the bit lines from the sense nodes.

As noted earlier, while the aforenoted device was successful in isolating the bit lines from the sense nodes, thus eliminating the requirement to charge the bit line capacitances 5A and 5B during the initial part of the sensing interval, the differential between sense nodes was sometimes uncertain and sometimes small, and was affected by noise, or even being below the noise level. Accordingly an incorrect bit value could be sensed.

In addition, since the isolator must be turned on and off, additional steps in the memory access sequence must be performed. Further, the isolator must be inhibited in order to restore the logic level to the memory capacitor and indeed, if an incorrect bit were read, the restored bit value would also be incorrect. Clearly both speed and reliability of the memory were sacrificed.

FIG. 2 illustrates an embodiment of the present invention. An imperfect isolation device 8A and 8B, driven from a source φIn is connected in series between each bit line and each sense node. In the embodiment shown in FIG. 2 the imperfect isolation devices are N-channel enhancement mode FETs 8A and 8B. However alternatively, or in addition, P-channel enhancement mode FETs are connected in series between each bit line and each sense node. The gates of the transistors 9A and 9B are connected together to a logic source φIp.

With reference to FIGS. 2 and 3, operation of the device is as follows. At the beginning of an active cycle the voltage φIN is brought from a boosted level, e.g. Vpp to a lower level that still allows cell charge to flow to the sense amplifier as noted, e.g. Vdd. Then, as described earlier, either transistor 2A or 2B is enabled, causing the charge on either bit storage capacitor 1A or 1B to be dumped on an associated bit line. Charge on the bit line leaks through the high resistance source-drain circuit transistor 8A or 8B (assuming transistors 9A and 9B are not present) to the sense node SA or SB, charging the small capacitance associated therewith.

Subsequently the sense amplifier 3 is enabled by applying high logic level φs and low logic level /φR, as described earlier. The sense amplifier is caused to apply the full logic levels φs and /φR to the sense nodes SA and SB, latching due to the differential thereacross. However due to the voltage drop between the sources and drains of transistors 8A and 8B, bit line capacitances 5A and 5B will only be charged up to a reduced voltage less than full logic level applied to the sense nodes. Since capacitances 5A and 5B are charged a reduced amount, the sensing interval is considerably reduced from the prior art; the sensing is faster because the sense node voltage differential develops faster for the same sense current budget. Data can be read out over the data bus by enabling column access transistors 4A and 4B, as soon as a sufficient potential exists across the sense nodes. Hence memory access time is improved by the isolation devices. While the restore charge on capacitors 1A and 1B is less than full logic level, they can be fully restored after column access.

After the peak current has occurred in the first stage of sensing the φIN level is brought back up to the boosted level Vpp to allow full restore of the bit lines. This causes a second peak in sensing current. Compared to prior art sensing current peaks are lower and are distributed over time.

It was noted earlier that P-channel transistors 9A and 9B could be used in place of transistors 8A and 8B, or in series therewith as shown in the figure. If P-channel transistors are used, their gates should initially be at a φIP level Vbb, and are raised to a level Vss during the initial part of sensing when a high impedance isolation device is required.

It had been noted earlier that resistive voltage drops in the conductive tracks in the semiconductor memory from the sense amplifier driver circuits to the far end of the array cause quick sensing at the near end of the array (close to the sense amplifier driver circuits) and slow (retarded) sensing at the far end of the array. Thus memory access must be delayed to accommodate the sensing of the slowest column.

According to another embodiment of the invention, rather than driving the logic /φs and φR input leads of the sense amplifiers directly from the sense amplifier drivers, local pull down FETs or pull up FETs are used. Indeed, these FETs may be shared among several sense amplifiers in adjacent columns.

As shown in FIG. 2, rather than the sense amplifier being connected to /φs and φR logic sources, they are connected through the source-drain circuits of FETs 12A and 12B to voltage sources Vdd and ground (Vss) respectively. The gates of transistors 12A and 12B are driven from the /φR and φs logic sources respectively.

The ground and Vdd power tracks on an integrated circuit memory normally are of low resistance. Therefore the provision of those sources to the sense amplifiers is through short and low resistance conductors.

However since the /φR and φs logic signals driving the gates of transistors 12A and 12B require only a small amount of current, there will be a considerably reduced voltage drop in their conductive tracks from one end of the memory to the other. Thus the difference in operation time of the sense amplifiers between the near and far ends is considerably reduced, and can be considerably increased in speed over prior art DRAMs.

The result of the last-described embodiment is increased reliability, since leaky bit lines which have been deprogrammed will not affect sense line current in other bit lines, if local sense clock drivers are shared only among bit lines with the same redundancy address. No additional power supplies are required other than those normally on the chip.

The result of the above embodiments is increase in sensing speed and more uniformity of sensing speed across a large DRAM.

It should be noted that either of the embodiments can be used separately or in conjunction. For example, N-channel bit line isolation devices could be used in conjunction with local sensing amplifier enabling pull downs as described, to control peak Vdd current and Vss current respectively.

A person understanding this invention may now conceive of alternative structures and embodiments or variations of the above. All of those which fall within the scope of the claims appended hereto are considered to be part of the present invention.

Mitsuhashi, Masami, Gillingham, Peter B., Foss, Richard C., Wada, Atsushi, Harland, Robert

Patent Priority Assignee Title
Patent Priority Assignee Title
2255232,
4117353, Dec 23 1976 Lockheed Martin Corporation Controlled current sink
4463440, Apr 15 1980 Sharp Kabushiki Kaisha System clock generator in integrated circuit
4608670, Aug 02 1984 Texas Instruments Incorporated; TEXAS INSTRUMENTS INCORPORATED A CORP OF DE CMOS sense amplifier with N-channel sensing
4638182, Jul 11 1984 Texas Instruments Incorporated High-level CMOS driver circuit
4656613, Aug 29 1984 Texas Instruments Incorporated Semiconductor dynamic memory device with decoded active loads
4663584, Jun 10 1985 Kabushiki Kaisha Toshiba Intermediate potential generation circuit
4769784, Aug 19 1986 Advanced Micro Devices, Inc. Capacitor-plate bias generator for CMOS DRAM memories
4780850, Oct 31 1986 Mitsubishi Denki Kabushiki Kaisha CMOS dynamic random access memory
4791616, Jul 10 1985 Fujitsu Limited Semiconductor memory device
4795985, Apr 01 1986 Hewlett-Packard Company Digital phase lock loop
4803663, Mar 18 1986 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory having divided bit lines and individual sense amplifiers
4812735, Jan 14 1987 Kabushiki Kaisha Toshiba Intermediate potential generating circuit
4833654, May 27 1987 Mitsubishi Denki Kabushiki Kaisha Method of and circuitry for generating staggered restore timing signals in block partitioned DRAM
4839865, Nov 22 1985 Hitachi, Ltd. Selective application of voltages for testing storage cells in semiconductor memory arrangements
4841180, Jul 24 1986 Siemens Aktiengesellschaft Integrable evaluating circuit
4906914, Dec 18 1987 KABUSHIKI KAISHA TOSHIBA, Intermediate potential generation circuit for generating a potential intermediate between a power source potential and ground potential
4931992, Jan 17 1986 Kabushiki Kaisha Toshiba Semiconductor memory having barrier transistors connected between sense and restore circuits
4941128, Apr 24 1987 Elpida Memory, Inc Semiconductor memory device having means for providing a precharge voltage equivalent to a prescribed selection voltage
4943960, Jul 19 1988 Mitsubishi Denki Kabushiki Kaisha Self-refreshing of dynamic random access memory device and operating method therefor
4951256, Nov 18 1987 Mitsubishi Denki Kabushiki Kaisha Apparatus and method for driving sense amplifier in dynamic random access memory
4991142, Jul 20 1989 Samsung Semiconductor Inc. Dynamic random access memory with improved sensing and refreshing
4994688, May 25 1988 Hitachi Ltd.; Hitachi VLSI Engineering Corporation Semiconductor device having a reference voltage generating circuit
5010518, Oct 19 1988 Kabushiki Kaisha Toshiba Semiconductor memory device
5010523, Mar 06 1989 Matsushita Electric Industrial Co., Ltd. Sensing circuit for a dynamic random access memory
5016224, Sep 12 1988 Kabushiki Kaisha Toshiba Semiconductor memory device
5020031, Dec 05 1988 Mitsubishi Denki Kabushiki Kaisha Dynamic semiconductor memory device having improved voltage read-out
5022000, Sep 06 1988 Hitachi, LTD; Hitachi VLSI Engineering Corp Semiconductor memory device
5023465, Mar 26 1990 Round Rock Research, LLC High efficiency charge pump circuit
5023841, Feb 26 1988 MASCOTECH, INC Double stage sense amplifier for random access memories
5029128, Oct 19 1988 Kabushiki Kaisha Toshiba Semiconductor memory device with ferroelectric capacitor cells with a plate to which a mid-level voltage is applied
5029136, Nov 25 1987 Texas Instruments Incorporated High-speed DRAM sense amp with high noise immunity
5091885, May 15 1989 Kabushiki Kaisha Toshiba Dynamic type random-access memory having improved timing characteristics
5101107, May 31 1989 OCE-NEDERLAND B V , Corona charging device
5101117, Feb 17 1988 MIPS Technologies, Inc Variable delay line phase-locked loop circuit synchronization system
5109394, Dec 24 1990 TERADATA US, INC All digital phase locked loop
5111063, Feb 03 1989 NEC Corporation Integrated clock driver circuit
5127739, Apr 27 1987 Texas Instruments Incorporated CMOS sense amplifier with bit line isolation
5148399, Jun 28 1988 OKI SEMICONDUCTOR CO , LTD Sense amplifier circuitry selectively separable from bit lines for dynamic random access memory
5177708, Oct 30 1985 Mitsubishi Denki Kabushiki Kaisha Dynamic random access memory and method for equalizing sense amplifier drive signal lines
5189639, Nov 26 1987 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having bit lines capable of partial operation
5220206, Jun 29 1990 Analog Devices, Inc. Control apparatus with improved recovery from power reduction, and storage device therefor
5247482, May 24 1991 Samsung Electronics Co., Ltd. Semiconductor memory device with high speed write operation
5252867, Feb 14 1992 NXP B V Self-compensating digital delay semiconductor device with selectable output delays and method therefor
5257232, Mar 05 1992 INTERNATIONAL BUSINESS MACHINES CORPORATION, A CORP OF NEW YORK Sensing circuit for semiconductor memory with limited bitline voltage swing
5272390, Sep 23 1991 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Method and apparatus for clock skew reduction through absolute delay regulation
5274586, Oct 18 1990 Renesas Electronics Corporation Semiconductor device having a capacitor dielectric film of multilayer structure and a method of controlling the same
5280452, Jul 12 1991 International Business Machines Corporation Power saving semsing circuits for dynamic random access memory
5295164, Dec 23 1991 Apple Inc Apparatus for providing a system clock locked to an external clock over a wide range of frequencies
5305259, May 02 1989 Samsung Electronics Co. Ltd. Power source voltage tracking circuit for stabilization of bit lines
5317532, Mar 22 1991 Kabushiki Kaisha Toshiba Semiconductor memory device having voltage stress testing capability
5369354, Oct 14 1992 Renesas Electronics Corporation Intermediate voltage generating circuit having low output impedance
5371764, Jun 26 1992 International Business Machines Corporation Method and apparatus for providing an uninterrupted clock signal in a data processing system
5384735, Oct 02 1992 SAMSUNG ELECTRONICS CO , LTD Data output buffer of a semiconductor memory device
5396465, Nov 24 1992 SAMSUNG ELECTRONICS CO , LTD Circuit for controlling isolation transistors in a semiconductor memory device
5402378, Feb 19 1992 Samsung Electronics Co., Ltd. Circuit for generating a clock signal to separate bit lines in a semiconductor memory device
5412615, Dec 28 1992 Fujitsu Semiconductor Limited Semiconductor integrated circuit device
5414381, Jan 16 1990 SILICON GRAPHICS INTERNATIONAL, CORP Method of adjusting for clock skew
5432823, Mar 06 1992 Rambus, Inc. Method and circuitry for minimizing clock-data skew in a bus system
5436552, Sep 22 1992 Mitsubishi Denki Kabushiki Kaisha Clamping circuit for clamping a reference voltage at a predetermined level
5444203, Nov 01 1991 Asea Brown Boveri AB Safety switch for an industrial machine
5444662, Dec 04 1991 LAPIS SEMICONDUCTOR CO , LTD Dynamic random access memory with bit line equalizing means
5459684, Feb 19 1993 Hitachi, Ltd. Dynamic RAM, dynamic RAM plate voltage setting method, and information processing system
5463337, Nov 30 1993 AGERE Systems Inc Delay locked loop based clock synthesizer using a dynamically adjustable number of delay elements therein
5500824, Jan 18 1995 Micron Technology, Inc. Adjustable cell plate generator
5532578, May 30 1992 SAMSUNG ELECTRONICS CO , LTD Reference voltage generator utilizing CMOS transistor
5534817, Aug 18 1993 Hitachi Ltd Voltage generating circuit
5602771, Nov 01 1988 RISING SILICON, INCORPORATED Semiconductor memory device and defect remedying method thereof
5610543, Mar 08 1994 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Delay locked loop for detecting the phase difference of two signals having different frequencies
5610550, Jan 29 1993 Mitsubishi Denki Kabushiki Kaisha Intermediate potential generator stably providing an internal voltage precisely held at a predeterminded intermediate potential level with reduced current consumption
5657481, Apr 18 1990 Rambus, Inc. Memory device with a phase locked loop circuitry
5673219, Mar 21 1996 Texas Instruments Incorporated Apparatus and method for reducing leakage current in a dynamic random access memory
5673232, Jul 18 1994 DRAM MEMORY TECHNOLOGIES LLC Semiconductor memory device operating stably under low power supply voltage with low power consumption
5703475, Jun 24 1995 SAMSUNG ELECTRONICS CO , LTD Reference voltage generator with fast start-up and low stand-by power
5717324, Dec 11 1995 Mitsubishi Denki Kabushiki Kaisha Intermediate potential generation circuit
5734292, Aug 30 1994 Kabushiki Kaisha Toshiba Intermediate potential generation circuit
5751639, Jan 20 1995 KABUSHIKI KAISHA TOSHIOA DRAM having a power supply voltage lowering circuit
5757225, Sep 04 1995 Renesas Electronics Corporation Voltage generation circuit that can stably generate intermediate potential independent of threshold voltage
5771188, Jan 18 1995 Micron Technology, Inc. Adjustable cell plate generator
5777501, Apr 29 1996 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Digital delay line for a reduced jitter digital delay lock loop
5805508, Feb 27 1996 Renesas Electronics Corporation Semiconductor memory device with reduced leak current
5812832, Jan 29 1993 AMD TECHNOLOGIES HOLDINGS, INC ; GLOBALFOUNDRIES Inc Digital clock waveform generator and method for generating a clock signal
5815446, Dec 11 1995 Mitsubishi Denki Kabushiki Kaisha Potential generation circuit
5841691, Jan 18 1995 Micron Technology, Inc. Adjustable cell plate generator
5847597, Feb 28 1994 Mitsubishi Denki Kabushiki Kaisha Potential detecting circuit for determining whether a detected potential has reached a prescribed level, and a semiconductor integrated circuit including the same
5856939, Nov 13 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Low voltage dynamic memory
5856951, Sep 09 1994 Renesas Electronics Corporation Semiconductor memory device with an improved hierarchical power supply line configuration
5880624, Jul 08 1994 Kabushiki Kaisha Toshiba Constant potential generating circuit and semiconductor device using same
5936898, Apr 02 1998 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Bit-line voltage limiting isolation circuit
5959927, Jun 02 1994 VACHELLIA, LLC Semiconductor integrated circuit device having hierarchical power source arrangement
5991226, Nov 28 1997 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Address counter cell
6021063, Jan 13 1997 Vanguard International Semiconductor Corporation Method and structure for improving data retention in a DRAM
6067592, Apr 18 1990 Rambus Inc. System having a synchronous memory device
6087868, Apr 30 1997 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Digital delay locked loop
6151242, Jun 30 1998 Kabushiki Kaisha Toshiba Semiconductor memory device
6314052, Oct 06 1994 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Delayed locked loop implementation in a synchronous dynamic random access memory
6327318, Jun 30 1998 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Process, voltage, temperature independent switched delay compensation scheme
6510503, Jul 27 1998 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC High bandwidth memory interface
6657918, Oct 06 1994 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Delayed locked loop implementation in a synchronous dynamic random access memory
EP254980,
EP2549801,
JP62150590,
/////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Mar 26 1991GILLINGHAM, PETER B MOSAID INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0242780834 pdf
Mar 26 1991HARLAND, ROBERTMOSAID INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0242780834 pdf
Apr 12 1991FOSS, RICHARD CMOSAID INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0242780834 pdf
Apr 29 1991MOSAID INC Mosaid Technologies IncorporatedARTICLES OF AMALGAMATION0242780842 pdf
Apr 29 1991MOSAID SYSTEMS INC Mosaid Technologies IncorporatedARTICLES OF AMALGAMATION0242780842 pdf
Apr 29 1991Mosaid Technologies IncorporatedMosaid Technologies IncorporatedARTICLES OF AMALGAMATION0242780842 pdf
May 07 1991WADA, ATSUSHIMOSAID INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0242780834 pdf
May 10 1991MITSUHASHI, MASAMIMOSAID INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0242780834 pdf
Dec 21 2001Mosaid Technologies, Inc.(assignment on the face of the patent)
Jun 18 2008GILLINGHAM, PETER, MR Mosaid Technologies IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0212400085 pdf
Feb 09 2009Mosaid Technologies IncorporatedMosaid Technologies IncorporatedCHANGE OF ADDRESS OF ASSIGNEE0225420876 pdf
Feb 09 2009Mosaid Technologies IncorporatedMosaid Technologies IncorporatedCHANGE OF REGISTERED OFFICE ADDRESS0242780942 pdf
Apr 26 2010Mosaid Technologies IncorporatedMosaid Technologies IncorporatedCHANGE-CORRECTION OF NAME AND ADDRESS0242780909 pdf
Date Maintenance Fee Events


Date Maintenance Schedule
Oct 28 20114 years fee payment window open
Apr 28 20126 months grace period start (w surcharge)
Oct 28 2012patent expiry (for year 4)
Oct 28 20142 years to revive unintentionally abandoned end. (for year 4)
Oct 28 20158 years fee payment window open
Apr 28 20166 months grace period start (w surcharge)
Oct 28 2016patent expiry (for year 8)
Oct 28 20182 years to revive unintentionally abandoned end. (for year 8)
Oct 28 201912 years fee payment window open
Apr 28 20206 months grace period start (w surcharge)
Oct 28 2020patent expiry (for year 12)
Oct 28 20222 years to revive unintentionally abandoned end. (for year 12)