A digital liquid crystal display (lcd) driving circuit is provided for driving an lcd to display video images. The lcd driving circuit comprises a digital gamma-correction and inversion circuit for performing a digital gamma-correction process on the digitized video signal and then performing a polarity inversion process on selected lines of the video signal. The digital gamma-correction and inversion circuit is coupled directly to a display memory unit so as to fetch the digitized video signal directly from the display memory unit. A digital-to-analog conversion means is coupled to the digital gamma-correction and inversion circuit for converting the digital output of the digital gamma-correction and inversion circuit into analog form. Further, the lcd driving circuit comprises an lcd timing control circuit, which is coupled to receive a plurality of video control signals associated with the digitized video signal, for converting the video control signals into a lcd timing control signal to control the lcd to display the video signal. Still further, the lcd driving circuit comprises a pwm and shutdown circuit for supplying power to the lcd and shutting down the lcd when the lcd has been idle for a preset period. Most of the constituent circuit components of the lcd driving circuit can be implemented in a single lsi integrated circuit. The lcd driving circuit is therefore compact in size, low in manufacturing cost, and low in power consumption.

Patent
   RE40772
Priority
Jan 26 1998
Filed
Aug 06 2003
Issued
Jun 23 2009
Expiry
Jan 22 2019
Assg.orig
Entity
Large
0
20
all paid
0. 12. A method for driving an lcd to display a video signal, comprising the steps of:
directly receiving a digital video signal from a display memory; converting a gamma corrected and signal inverted version of the directly received digital video signal to a video signal in analog form for display by an lcd; directly receiving video control signals that control the directly received digital video signal; driving the lcd with the video control signals; supplying power to an lcd that displays the video signal in analog form; and shutting down the lcd when the lcd has been idle for a preset period.
0. 15. An lcd driving circuit to drive an lcd to display a video image, comprising:
a gamma-correction and inversion circuit for receiving a digitized video signal and performing gamma-correction and polarity inversion of the digitized video signal to generate a digital output, to achieve gamma-correction for the video image to be displayed on the lcd, and to make neighboring lines of the lcd opposite in polarity; an lcd timing control circuit for receiving and processing video control signals to generate a video timing signal to drive the lcd; and a pwm and shutdown circuit for receiving and converting an external voltage to a dc voltage to power the lcd.
0. 16. An lcd driving circuit to drive an lcd to display a video image, comprising:
a gamma-correction and inversion circuit for receiving a digitized video signal and performing gamma-correction and polarity inversion of the digitized video signal to generate a digital output, to achieve gamma-correction for the video image to be displayed on the lcd, and to make neighboring lines of the lcd opposite in polarity; an lcd timing control circuit for receiving and processing video control signals to generate a video timing signal to drive the lcd; and a pwm and shut down circuit for receiving and converting an external voltage into an lcd timing and control signal to control the display of the video image on the lcd.
0. 17. An lsi circuit for driving an lcd to display a video image, comprising:
a digital gamma-correction and inversion circuit receiving a digitized video signal, and performing digital gamma-correction and polarity inversion of the digitized video signal to provide a digital output;
a digital-to-analog conversion circuit converting the digital output of said gamma-correction and inversion circuit into analog form corresponding to a video image to be displayed;
an lcd timing control circuit receiving a plurality of timing control signals and providing timing control to said digital gamma-correction and inversion circuit, said digital-to-analog conversion circuit and the lcd; and
a pwm and shutdown circuit supplying power to the lcd and shutting down the lcd when the lcd has been idle for a preset period.
0. 13. A method for driving an lcd to display a video image, comprising the steps of:
receiving a digitized video signal and a plurality of video control signals, respectively, in an lcd driving circuit to drive the lcd to display the video image; performing gamma-correction and polarity inversion in the lcd driving circuit on the digitized video signal to generate a digital output to achieve gamma-correction for the video image to be displayed on the lcd, and to make neighboring lines of the lcd opposite in polarity; and processing the video control signals in an lcd timing control circuit of the lcd driving circuit to generate video control signals for driving the lcd; wherein the lcd driving circuit further comprises a pwm and shutdown circuit, and wherein the method further comprises; receiving an external voltage in the pwm and shutdown circuit; and converting the external voltage in the pwm and shutdown circuit to a dc voltage to power the lcd.
7. An lcd driving circuit for driving an lcd to display a video image, comprising:
a digital gamma-correction and inversion circuit, coupled to directly receive a digitized video signal from a display memory, for performing a digital gamma-correction process on the digitized video signal and then performing a polarity inversion process on selected lines of the gamma corrected video signal;
a digital-to-analog conversion means, coupled to said digital gamma-correction and inversion circuit, for converting the digital output of said digital gamma-correction and inversion circuit into analog form; and
an lcd timing control circuit, coupled to an external time control circuit, said digital gamma-correction and inversion circuit, and said digital conversion means, to directly receive a plurality of video control signals associated with the digitized video signal, for converting the video control signals into an lcd timing control signal to control the display of the digitized video signal on the lcd.
1. An lcd driving circuit for driving an lcd to display a video image, comprising:
a digital gamma-correction and inversion circuit, coupled to directly receive a digitized video signal from a display memory, for performing a digital gamma-correction process on the digitized video signal and then performing a polarity inversion process on selected lines of the gamma corrected video signal;
a digital-to-analog conversion means, coupled to said digital gamma-correction and inversion circuit, for converting the digital output of said digital gamma-correction and inversion circuit into analog form; and
an lcd timing control circuit, coupled to an external time control circuit, said digital gamma-correction and inversion circuit, and said digital conversion means, to directly receive a plurality of video control signals associated with the digitized video signal, for converting the video control signals into an lcd timing control signal to control the display of the digitized video signal on the lcd; and
a pwm and shutdown circuit for supplying power to the lcd and shutting down the lcd when the lcd has been idle for a preset period.
0. 18. A method of driving an lcd to display a video image, comprising:
providing in an lsi circuit with a digital gamma-correction and inversion circuit, a digital-to-analog conversion circuit coupled to said digital gamma-correction and inversion circuit, an lcd timing control circuit, and a pwm and shutdown circuit;
receiving a digitized video signal by the digital gamma-correction and inversion circuit, and performing digital gamma-correction and polarity inversion of the digitized video signal to provide a digital output;
converting the digital output of said digital gamma-correction and inversion circuit into analog form by the digital-to-analog conversion circuit wherein the analog form corresponds to a video image to be displayed; and
receiving a plurality of timing control signals by the lcd timing control circuit, and providing timing control by the lcd timing control circuit of said digital gamma-correction and inversion circuit, said digital conversion circuit and the lcd; and
supplying power to the lcd the pwm and shutdown circuit, and shutting down the lcd by the pwm and shutdown circuit when the lcd has been idle for a preset period.
2. The lcd driving circuit of claim 1, wherein said digital gamma-correction and inversion circuit is coupled to a display memory unit in which the data of the digitized video signal are stored, so as to fetch the digitized video signal directly from said display memory unit.
3. The lcd driving circuit of claim 1, wherein said plurality of video control signals received by said lcd timing control circuit include a horizontal synchronizing signal, a vertical synchronizing signal and a pixel clock signal.
4. The lcd driving circuit of claim 1, wherein said lcd timing control circuit comprises a means for setting a user-desired resolution for the lcd to display the video image based on a logic signal representative of the user-set resolution.
5. The lcd driving circuit of claim 1, wherein said pwm and shutdown circuit is used in conjunction with a filtering circuit to convert an input dc voltage to the power required to drive the lcd and said pwm and shutdown circuit shuts down the lcd in response to a shutdown trigger signal.
6. The lcd driving circuit of claim 1, wherein said digital gamma-correction and inversion circuit performs the polarity inversion process in such a manner that odd-numbered lines are positively polarized while even-numbered lines are negatively polarized.
8. The lcd driving circuit of claim 7, further comprising a pwm and shutdown circuit, wherein said pwm and shutdown circuit is used in conjunction with a filtering circuit to convert an input dc voltage to the power required to drive the lcd and said pwm and shutdown circuit shuts down the lcd in response to a shutdown trigger signal.
9. The lcd driving circuit of claim 7, wherein said digital gamma-correction and inversion circuit is coupled to a display memory unit in which the data of the digitized video signal are stored, so as to fetch the digitized video signal directly from said display memory unit.
10. The lcd driving circuit of claim 7, wherein said plurality of video control signals received by said lcd timing control circuit include a horizontal synchronizing signal, a vertical synchronizing signal and a pixel clock signal.
11. The lcd driving circuit of claim 7, wherein said lcd timing control circuit comprises:
means for setting a user-desired resolution for the lcd to display the video image based on a logic signal representative of the user-set resolution.
0. 14. The method of claim 13, wherein the pwm and shutdown circuit receives a shut down trigger signal input to generate a signal to shut down the lcd.

This application claims the priority benefit of Taiwan application serial no. 87101053,filed Jan. 26, 1998, the fill disclosure of which is incorporated herein by reference.

1. Field of the Invention

This invention relates to liquid crystal displays (LCD), and more particularly, to a digital LCD driving circuit for driving an LCD to display video images. In practice, the LCD driving circuit of the invention can be implemented in an LSI (large scale integration) integrated circuit that processes the video signal and associated control signals in a digital manner such that the driving circuit can be operated without laborious analog adjustments and allow the displayed video image to have higher fidelity.

2. Description of Related Art

Conventional digital display systems, such as digital cameras, image telephones, video CD (compact disc) players, global positioning systems (GPS), and so on, are typically provided with a cathode ray tube television (CRT TV) in conjunction with an LCD for displaying video images. The CRT TV is a display device which is devised to process composite video signals (abbreviated as Cvideo) in compliance with standard television standards, such as the NTSC (National Television System Committee), SECAM (Sequential Chrominance And Memory), and PAL (Phase Alternation by Line) standards. A Cvideo signal is composed of a horizontal synchronizing signal (Hs), a vertical synchronizing signal (Vs), a clock signal (CLK) and the RGB signals of the video image.

FIG. 1 is a schematic block diagram of a conventional display driving circuit for driving a CRT TV and an LCD to display video images. As shown, a composite synchronizing signal generator 102 is used to combine a horizontal synchronizing signal, a vertical synchronizing signal and a clock signal CLK into a composite synchronizing signal Csync. Meanwhile, the data of a digital dot matrix (i.e., the video image to be displayed on the CRT TV and LCD) stored in the display memory unit 103 are converted by the digital-to-analog (D/A) converter 104 into analog form and then transferred to the video encoder 105.

The video encoder 105 then processes the analog output from the D/A converter 104 and the Csync signal from the composite synchronizing signal generator 102 to thereby produce a composite video signal Cvideo. The Cvideo signal is used directly to drive the CRT TV to display the video image. It is also transferred to the LCD driving circuit (the bottom part of the circuit of FIG. 1) for further processing to obtain a suitable signal form that can be used to drive the LCD.

Alternately, the Cvideo signal can be generated through another method, for which the circuit components involved are drawn in dashed lines in FIG. 1. As shown, a digital encoder 106 can be used to process the output of the timing control circuit 101 and the digital dot matrix data stored in the display memory unit 103 to thereby generate the Cvideo signal. The Cvideo signal is used directly to drive the CRT TV and is also transferred to the LCD driving circuit for further processing to obtain a suitable signal form that can be used to drive the LCD.

The LCD includes an array of pixels, each pixel consisting of a red dot (R), a green dot (G), and a blue dot (B). These RGB dots are digitally controlled to display their associated colors in various intensity levels which are combined to show the prescribed colors of the video image. The involved techniques are conventional and not within the spirit of the invention, so description thereof will not be further detailed.

Since the LCD is different in structure and display method from the CRT TV, the analog Cvideo signal needs to be further processed before the video image can be displayed on the LCD. The LCD driving circuit is the bottom part of the circuit of FIG. 1, which includes a video decoder 111, a video amplifier 112, an analog gamma-correction circuit 113, a video inversion circuit 114, a synchronizing signal separator 120, an LCD timing control circuit 121, a phase locked loop (PLL) circuit 122, a shut-down circuit 130, a pulse width modulator (PWM) 131 and a filtering circuit 132.

As shown, in the LCD driving circuit, the Cvideo signal is first received by the video decoder 111 which then decomposes the Cvideo signal into the respective RGB signals and the composite synchronizing signal Csync. The output RGB signals are then transferred to the video amplifier 112, while the output Csync signal is transferred to the synchronizing signal separator 120.

The video amplifier 112 amplifies the RGB signals to a suitable level and then transfers the amplified RGB signals to the analog gamma-correction circuit 113 for gamma correction of the RGB signals. Gamma correction is a conventional technique for adjusting the intensity and color quality of RGB signals. It is well known to those skilled in the art so description thereof will not be further detailed. The output of the analog gamma-correction circuit 113 is then transferred to the video inversion circuit 114 for selective polarity inversion of the lines in the video signal. The polarity inversion process is performed in such a manner that neighboring lines in the video signal are designated with the opposite polarities; for instance, the odd-numbered line (i.e., the 1st, the 3rd, the 5th, . . . lines) are positively polarized, while the even numbered line (i.e., the 2nd, the 4th, the 6th, . . . lines) are negatively polarized. The technique involved for such inversion is also a conventional technique so description thereof will not be further detailed.

Meanwhile, the output Csync signal from the video decoder 111 is processed by the synchronizing signal separator 120 which decomposes the Csync signal into the original horizontal synchronizing signal Hs and the vertical synchronizing signal Vs. The horizontal synchronizing signal Hs is then transferred to both the LCD timing control circuit 121 and the PLL circuit 122. The output of the PLL circuit 122 in response to the input horizontal synchronizing signal Hs is conventionally called a pixel clock signal (abbreviated as P-CLK). The LCD timing control circuit 121 takes the vertical synchronizing signal Vs, the horizontal synchronizing signal Hs and the P-CLK signal as inputs, and then processes these signals to obtain the various video control signals required to drive the LCD to display the video image.

Moreover, since the LCD includes a positive plate and a negative plate with different types of transistors, two different DC voltages are required to drive the LCD. These DC voltages are produced by the PWM circuit 131 and the filtering circuit 132. The technique involved for supplying these two DC voltages by the PWM circuit 131 and filtering circuit 132 is also conventional and not within the spirit of the invention, so description thereof will not be further detailed.

The LCD receives the output of the video inversion circuit 114, the output of the LCD timing control circuit 121, the output P-CLK signal from the PLL circuit 122 and the output of the PWM circuit 131. These signals, in cooperation, drive the LCD to display the video image.

When the LCD is not in active use, i.e., no video signal is received, it can be shut down by the shutdown circuit 130. This provision allows the display system to save power consumption when no video image is being displayed on the LCD.

The foregoing conventional LCD driving circuit, however, has several draw-backs.

(1) First, the display of the digital dot-matrix data originally stored in the display memory unit 103 suffers from a reduced fidelity when being displayed on the LCD since these data are first processed into analog form so as to be displayable on the CRT TV and then processed in a reverse manner into digital form so as to be subsequently displayable on the LCD. The fidelity of the displayed image on the LCD is therefore considerably degraded.

(2) Second, the LCD driving circuit used to drive the LCD requires the use of quite a large number of circuit components, which cause the manufacturing cost of the LCD driving circuit to be considerably high.

(3) Third, since a large number of circuit components are required, the circuit layout space on the integrated circuit is correspondingly large, causing the integrated circuit to be less compact in size.

(4) Fourth, since a large number of circuit components are required, power consumption by the LCD driving circuit will be large, which makes the utilization of the display system less cost-effective.

(5) Fifth, since the Cvideo signal from the CRT TV driving circuit needs to be further processed so as to be displayable on the LCD, the LCD driving circuit requires the use of a large number of circuit components to process the Cvideo signal and these circuit components, such as the voltage control oscillator (VCO) in the PLL circuit and the video decoder, require various adjustments before the LCD driving circuit can be operable. These requirements considerably increase the manufacturing cost of the LCD driving circuit.

(6) Sixth, the analog gamma-correction circuit 113 is at most capable of making two- or three-stage linear gamma correction on the video signal, which still does not allow the corrected video signal to be displayed with the optimal fidelity.

It is therefore an objective of the present invention to provide a digital LCD driving circuit which is implemented in an LSI integrated circuit with the purpose of overcoming the foregoing drawbacks.

It is another objective of the present invention to provide a digital LCD driving circuit which processes the digitized video signal in a digital manner that utilizes a digital gamma-correction means instead of an along one so as to achieve the optimal gamma correction for the video image to be displayed on the LCD.

In accordance with the foregoing and other objectives of the present invention, an improved digital LCD driving circuit is provided.

The LCD driving circuit of the invention comprises a digital gamma-correction and inversion circuit, which is coupled to receive a digitized video signal, for performing a digital gamma-correction process on the digitized video signal and then performing a polarity inversion process on selected lines of the gamma corrected video signal.

A digital-to-analog conversion means is coupled to said digital gamma-correction and inversion circuit for converting the digital output of said digital gamma-correction and inversion circuit into analog form.

Further, the LCD driving circuit of the invention comprises an LCD timing control circuit, which is coupled to receive a plurality of video control signals associated with the digitized video signal, for converting the video control signals into an LCD timing control signal to control the display of the associated digitized video signal on the LCD.

Still further, the LCD driving circuit of the invention comprises a PWM and shutdown circuit for supplying power to the LCD and shutting down the LCD when the LCD has been idle for a preset period.

Most of the constituent circuit components of the LCD driving circuit of the invention can be implemented in a single LSI integrated circuit. The LCD driving circuit of the invention is therefore compact in size, low in manufacturing cost and low in power consumption.

The invention can be more fully understood by reading the following detailed description of the preferred embodiments, with reference made to the accompanying drawings, wherein:

FIG. 1 is a schematic block diagram showing a conventional display driving circuit for driving a CRT TV and an LCD to display video images; and

FIG. 2 is a schematic block diagram showing a preferred embodiment of the LCD driving circuit according to the invention.

FIG. 2 is a schematic block diagram showing a preferred embodiment of the LCD driving circuit according to the invention.

In FIG. 2, the driving circuit for the CRT TV includes a timing control circuit 201, a display memory unit 202 and a digital encoder 203, which are operated cooperatively to produce the Cvideo signal used to drive the CRT TV. This CRT TV driving circuit is substantially the same as that shown in the prior art of FIG. 1.

The LCD driving circuit of the invention is the part of the circuit of FIG. 2 that is enclosed in a dashed box indicated by the reference numeral 300. It is devised to drive the LCD to display the digitized video image stored in the display memory unit 202 under control of the horizontal synchronizing signal Hs, the vertical synchronizing signal Vs and the P-CLK signal from the timing control circuit 201. In practice, the LCD driving circuit can be implemented together with the CRT TV driving circuit in an LSI integrated circuit. Alternatively, the LCD driving circuit 300 can be an independent functional unit used to drive an individual LCD.

As shown in FIG. 2, the LCD driving circuit 300 includes a digital gamma-correction and inversion circuit 221, a D/A converter 222, an LCD timing control circuit 223 and a PWM and shutdown circuit 224.

In operation, the output horizontal synchronizing signal Hs, the vertical Synchronizing signal Vs and the P-CLK signal from the timing control circuit 201 are directly transferred to the LCD timing control circuit 223 in the LCD driving circuit 300. The LCD timing control circuit 223 then processes these signals to thereby generate the various video control signals required to drive the LCD. Compared to the prior art of FIG. 1, in which these signals are first combined to formed the Csync signal and then decomposed to obtain their original forms to drive the LCD, it is apparent that the invention is more efficient in operation.

The LCD timing control circuit 223 further includes a resolution setting means 20 which allows the user to set a desired resolution for the LCD to display the video image. When a desired resolution is set, the LCD timing control circuit 223 can adjust the LCD to the user-set resolution simply by changing the states of logic signals that are used to control the resolution of the LCD. Compared to the prior art of FIG. 1 in which the peripheral components of the PLL circuit should be changed when a different resolution is to be set, it is apparent that the invention is more convenient to use.

The digitized video image that is to be displayed on the LCD is transferred directly from the display memory unit 202 to the digital gamma-correction and inversion circuit 221. The digital gamma-correction and inversion circuit 221 first performs a digital gamma-correction process on the digitized video signal, and then performs a selective polarity inversion process on the corrected video signal for selective polarity inversion of the lines of the video signal. As described in the background section of this specification, the purpose of the selective polarity inversion process is to make neighboring lines in the video display to be opposite in polarity; for instance the odd-numbered lines (1st, 3rd, 5th, . . . lines) are positively polarized, while the even-numbered lines (2nd, 4th, 6th, . . . lines) are negatively polarized. The digital output from the digital gamma-correction and inversion circuit 221 is then transferred to the D/A converter 222 to be converted into analog form that can be displayed on the LCD. Compared to the prior art of FIG. 1 in which the digitized video signal from the display memory unit 103 are processed through many stages (i.e., the D/A converter 104, the video encoder 105, the video decoder 111, the video amplifier 112) before being received and processed by the analog gamma-correction circuit 113 and video inversion circuit 114, it is apparent that the invention is more efficient in operation and makes the overall circuit structure less complex.

Furthermore, the LCD driving circuit 300 utilizes the PWM and showdown circuit 224 to provide all the DC voltages needed to power the various parts of the LCD. In operation, the PWM and shutdown circuit 224 receives an external voltage VDC and, in conjunction with the filtering circuit 230, converts the voltage VDC into the various DC voltages that are used to power the various parts of the LCD.

The PWM and shutdown circuit 224 further includes a shutdown trigger input port 30. When the LCD has been idle for a preset period, a shutdown trigger signal will be input to the PWM and shutdown circuit 224 via this port 30, causing the PWM and shutdown circuit 224 to shut down the LCD for the purpose of saving power consumption.

In conclusion, the LCD driving circuit of the invention has the following advantages over the prior art.

(1) First, since most of the constituent circuit components of the LCD driving circuit (except the filtering circuit) can be implemented in a single LSI integrated circuit, the IC product of the LCD driving circuit is very compact in size, low in manufacturing cost, and low in power consumption.

(2) Second, the overall display driving circuit of the CRT TV and LCD is also more simplified in structure while nonetheless provides the same driving function with even greater improvement in performance and fidelity.

(3) Third, the inversion allows the digitized video signal to be directly digitally processed so that the video image can be displayed without much loss in fidelity. It also allows the driving circuit to be more cost-effective to implement and to be constructed with a reduced number of circuit components. The LCD driving circuit consumes less power and can be operated without the need to make the many analog adjustments of the prior art.

(4) Fourth, the digital gamma-correction and inversion circuit 221 performs the gamma correction on the video signal in a digital manner instead of analog manner as in the prior art. The gamma correction can thus be performed based on the characteristics of the LCD to provide the optimal and finest correction.

(5) Fifth, the digital nature of the LCD driving circuit of the inversion allows the various resolutions of the LCD to be selectable through digital means (in this case, the resolution setting means 20). The resolution setting is therefore more convenient than the prior art in which some peripheral components of the PLL circuit need to be replaced when a different resolution is to be set.

The invention has been described using exemplary preferred embodiments. However, it is to be understood that the scope of the invention is not limited to the disclosed embodiments. One the contrary, it is intended to cover various modifications aid similar arrangements. The scope of the claims, therefore, should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.

Chiang, Tsung-Pei

Patent Priority Assignee Title
Patent Priority Assignee Title
4926166, Apr 25 1984 Sharp Kabushiki Kaisha Display driving system for driving two or more different types of displays
5534885, Dec 02 1992 Renesas Electronics Corporation Circuit for driving liquid crystal device
5644329, Feb 19 1993 Optrex Corporation Display apparatus and a data signal forming method for the display apparatus
5796384, Dec 21 1994 SAMSUNG DISPLAY CO , LTD Gamma correction circuit of a liquid crystal display using a memory device
6046719, Dec 15 1994 ILJIN DIAMOND CO , LTD Column driver with switched-capacitor D/A converter
6115084, Dec 27 1994 Seiko Epson Corporation Projection-type display apparatus
6160532, Mar 12 1997 Seiko Epson Corporation Digital gamma correction circuit, gamma correction method, and a liquid crystal display apparatus and electronic device using said digital gamma correction circuit and gamma correction method
6462735, Jul 06 1998 Seiko Epson Corporation Display device, gamma correction method, and electronic equipment
JP10319922,
JP1062865,
JP11013413,
JP6195046,
JP660179,
JP8166773,
JP8185141,
JP8227283,
JP8317380,
JP9034411,
JP9101762,
JP9130710,
//////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Aug 06 2003AU Optronics Corporation(assignment on the face of the patent)
Apr 01 2010AU Optronics CorpAU OPTRONICS CORPORATION AMERICAASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0241700671 pdf
Apr 01 2010AU Optronics CorpAU Optronics CorpCORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE INFORMATION PREVIOUSLY RECORDED ON REEL 024170 FRAME 0671 ASSIGNOR S HEREBY CONFIRMS THE FIRST ASSIGNEE IS AU OPTRONICS CORP 0242780146 pdf
Apr 01 2010AU Optronics CorpAU OPTRONICS CORPORATION AMERICACORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE INFORMATION PREVIOUSLY RECORDED ON REEL 024170 FRAME 0671 ASSIGNOR S HEREBY CONFIRMS THE FIRST ASSIGNEE IS AU OPTRONICS CORP 0242780146 pdf
Aug 28 2012AU OPTRONICS CORPORATION AMERICAAU Optronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0289060622 pdf
Sep 04 2012AU Optronics CorpAU Optronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0289060622 pdf
Date Maintenance Fee Events
Oct 03 2012M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Jun 23 20124 years fee payment window open
Dec 23 20126 months grace period start (w surcharge)
Jun 23 2013patent expiry (for year 4)
Jun 23 20152 years to revive unintentionally abandoned end. (for year 4)
Jun 23 20168 years fee payment window open
Dec 23 20166 months grace period start (w surcharge)
Jun 23 2017patent expiry (for year 8)
Jun 23 20192 years to revive unintentionally abandoned end. (for year 8)
Jun 23 202012 years fee payment window open
Dec 23 20206 months grace period start (w surcharge)
Jun 23 2021patent expiry (for year 12)
Jun 23 20232 years to revive unintentionally abandoned end. (for year 12)