The high-side transistor driver according to the present invention includes a high-side transistor, a low-side transistor, a drive-buffer and an on/off transistor. When the low-side transistor is turned on, a charge-pump diode and a bootstrap capacitor produce a floating voltage. The drive-buffer will propagate the floating voltage to switch on the high-side transistor. The on/off transistor is used to switch the drive-buffer. The high-side transistor drive further includes a speed-up circuit. The speed-up circuit has a capacitive coupling for generating a differential signal. When the on/off transistor is turned off, the speed-up circuit accelerates the charge-up of the parasitic capacitor of the on/off transistor, thus accelerating high-side transistor switching.

Patent
   RE40844
Priority
Sep 24 2003
Filed
May 17 2006
Issued
Jul 14 2009
Expiry
Sep 24 2023
Assg.orig
Entity
Large
3
13
all paid
0. 12. A driver, comprising:
a charge-pump diode, supplied with a bias voltage;
a bootstrap capacitor, coupled to said charge-pump diode via a floating supply terminal, wherein a floating voltage is generated across said bootstrap capacitor in response to said bias voltage;
a drive circuit, coupled to said floating supply terminal, a high-side switch, and a floating-ground terminal, said drive circuit generating a switch signal in response to a control signal, for driving said high-side switch;
a speed-up circuit, comprising:
an accelerative switch, coupled to said floating-supply terminal and said output of said speed-up circuit;
a first current source, coupled to said floating-supply terminal and said accelerative switch;
a second diode, coupled to said floating-ground terminal and said accelerative switch;
a third diode, coupled to said second diode, said floating-supply terminal, said first current source, and said accelerative switch; and
a capacitor, for speeding up the turning on of said high-side switch according to said input signal.
1. A driver, comprising:
a high-side transistor;
a low-side transistor coupled to the high-side transistor;
a floating-ground terminal, connected to a source of said high-side transistor;
a floating-supply terminal, for providing a floating voltage for the high-side transistor driver ;
a charge-pump diode, having a cathode connected to said floating-supply terminal, wherein an anode of said charge-pump diode is supplied with a bias voltage;
a bootstrap capacitor, connected in series with said charge-pump diode, wherein a negative terminal of said bootstrap capacitor is connected to said floating-ground terminal, and wherein a positive terminal of said bootstrap capacitor is connected to said floating-supply terminal;
a p-transistor, having a source connected to said floating-supply terminal, ;
an n-transistor, having a source connected to said floating-ground terminal, wherein a gate of said n-transistor is connected to a gate of said p-transistor, wherein a drain of said n-transistor forms a junction with a drain of said p-transistor, and wherein the voltage at said junction drives a gate of said high-side transistor; and
a current sink, connected from the gate of said n-transistor to said floating-ground terminal, for continuously sinking current;
a control p-transistor, having a source connected to said floating-supply terminal, wherein said control p-transistor has a drain coupled to said gate of said n-transistor;
a first current source connected from said floating-supply terminal to a gate of said control p-transistor;
a first diode, having an anode connected to said floating-ground terminal, wherein said first diode has a cathode connected to said gate of said control p-transistor;
an on/off transistor, for switching said control p-transistor, wherein said on/off transistor has a drain connected to said gate of said control p-transistor, wherein a source of said on/off transistor is connected to the ground reference;
a first inverter, having an input supplied with an input signal, wherein said first inverter has an output connected to a gate of said on/off transistor; and
a speed-up circuit, having an output connected to said gate of said control p-transistor, wherein said input signal is supplied to an input of said speed-up circuit, and wherein said speed-up circuit is used for accelerating the charge-up of a parasitic capacitor of the on/off transistor.
2. The driver as claimed in claim 1, wherein said bias voltage charges said bootstrap capacitor whenever said low-side transistor is turned on, wherein said bias voltage supplies said floating voltage at the floating-supply terminal whenever said low-side transistor is turned on.
0. 3. The driver as claimed in claim 1 further comprising:
a control p-transistor, having a source connected to said floating-supply terminal, wherein said control p-transistor has a drain coupled to said gate of said n-transistor;
a first current source connected from said floating-supply terminal to a gate of said control p-transistor;
a first diode, having an anode connected to said floating-ground terminal, wherein said first diode having a cathode connected to said gate of said control p-transistor;
an on/off transistor, for switching said control p-transistor, wherein said on/off transistor has a drain connected to said gate of said control p-transistor, wherein a source of said on/off transistor is connected to the ground reference;
a first inverter, having an input supplied with an input signal, wherein said first inverter has an output connected to a gate of said on/off transistor; and
a speed-up circuit, having an output connected to said gate of said control p-transistor, wherein said input signal is supplied to an input of said speed-up circuit, and wherein said speed-up circuit has a capacitive coupling.
4. The driver as claimed in claim 3 1, wherein said n-transistor is turned on and said high-side transistor is switched off whenever said control p-transistor is turned on.
5. The driver as claimed in claim 3 1, wherein said current sink is utilized to turn on said p-transistor and switch on the high-side transistor whenever said control p-transistor is turned off.
6. The driver as claimed in claim 3 1, wherein said first current source is utilized to charge up a parasitic capacitance of said on/off transistor and turn off said control p-transistor.
7. The driver as claimed in claim 3 1, wherein said on/off transistor is turned off whenever said input signal is high.
8. The driver as claimed in claim 3 1, wherein said speed-up circuit generates a control signal in response to said input signal, and wherein said control signal accelerates the charge-up of a parasitic capacitance of said on/off transistor and accelerates the turn-on of the high-side transistor.
9. The driver according to claim 3 1, wherein said speed-up circuit comprises:
an accelerative p-transistor, having a source connected to said floating-supply terminal, wherein said accelerative p-transistor has a drain connected to said output of said speed-up circuit;
a second current source, connected from said floating-supply terminal to a gate of said accelerative p-transistor;
a second diode, having an anode connected to said floating-ground terminal, wherein said second diode has a cathode connected to said gate of said accelerative p-transistor;
a third diode, connected in series with said second diode, wherein said third diode has a cathode connected to said floating-supply terminal, and wherein said third diode has an anode connected to said gate of said accelerative p-transistor;
a capacitor, for switching said accelerative p-transistor; and
a second inverter, having an input connected to said input of said speed-up circuit, wherein said capacitor is connected from an output of said second inverter to said gate of said accelerative p-transistor.
10. The driver according to claim 9, wherein said accelerative p-transistor charges up a parasitic capacitance of said on/off transistor whenever said accelerative p-transistor is turned on.
11. The driver according to claim 9, wherein said accelerative p-transistor is turned on within a time-constant, wherein the length of the time-constant is proportional to the product of the amplitude of the current from said second current source and the capacitance of said capacitor.
0. 13. The driver as claimed in claim 12, wherein said driver further comprising a control circuit, said control circuit coupled to the said charge-pump diode, said floating-ground terminal and said drive circuit, wherein said control circuit generating said control signal in response to an input signal.
0. 14. The driver as claimed in claim 13, said control circuit comprising:
an on/off switch, coupled to a ground reference and said speed-up circuit, wherein said on/off switch generating a on/off signal in response to said input signal;
a second current source, coupled to said floating-supply terminal and said on/off switch;
a fourth diode, coupled to said floating-ground terminal, said second current source, and said on/off switch; and
a control switch, coupled to said second current source and said on/off switch, wherein said control switch generating said control signal in response to said on/off signal,
wherein a parasitic capacitance at a terminal of said on/off switch is charged-up by said speed-up circuit and said second current source.

1. Field of the Invention

The present invention relates to a high-side transistor driver, and more particularly to a driver circuit for driving the high-side transistor of a power converter.

2. Description of the Prior Art

Many modern-day power converters use bridge circuits to control a voltage source coupled to a load. Power supplies and motor drivers are common examples of such power converters.

A bridge circuit normally has a pair of transistors connected in series across the voltage source, with a high-side transistor connected to the voltage source and a low-side transistor connected to the ground reference. The bridge circuit includes a common node that is connected between the high-side transistor and low-side transistor. This common node is also coupled to the load.

The high-side transistor and the low-side transistor are controlled to alternately conduct. As this happens, the voltage of the common node will swing between the voltage of the voltage source and the ground reference. Thus, the voltage of the node will adjust to the level of the voltage source when the high-side transistor is turned on. This happens, because turning on the high-side transistor shifts the bridge circuit into a low impedance state. In order to fully turn on the high -side transistor, a gate driving voltage higher than that of the voltage source is required. Therefore, the voltage at the gate and at the source of the high-side transistor must be floated with respect to the ground reference.

FIG. 1 shows a prior art bridge circuit that uses a bootstrap capacitor 30 and a charge-pump diode 40 to create a floating voltage VCC for driving the gate of the high-side transistor 10. When an on/off transistor 45 is turned on, the gate of the high-side transistor 10 will be connected to the ground reference via a diode 42. This will turn off the high-side transistor 10. Once the high-side transistor 10 is turned off and a low-side transistor 20 is turned on, the floating voltage of the bootstrap capacitor 30 will be charged up by a bias voltage VB via the charge-pump diode 40. Switching off the on/off transistor 45 will propagate the floating voltage VCC via a transistor 41 to the gate of the high-side transistor 10. This will turn on the high-side transistor 10.

One drawback of this circuit is that it has high switching losses in high-voltage applications. The on/off transistor 45 requires a high voltage manufacturing process to be suitable for high-voltage source applications (200 volts or more). Such high-voltage transistors typically have a large parasitic capacitor, which will increase the rising-time and slow down the switching signal. This will result in high switching losses from the high-side transistor. Therefore, this prior-art bridge circuit is inadequate for high-voltage and high-speed applications.

Many recently developed bridge circuit designs include methods of generating a suitable gate-voltage for the high-side transistor. Some well known prior-art inventions include U.S. Pat. No. 5,381,044 (Zisa, Belluso, Paparo), U.S. Pat. No. 5,638,025 (Johnson), and U.S. Pat. No. 5,672,992 (Nadd). These prior-art bridge circuits share the same drawbacks as the circuit shown in FIG. 1. The on/off transistors of these prior-art inventions cause high switching losses in high-voltage applications.

To overcome some of these objections, a prior art bridge circuit using a boost converter technique has been introduced in U.S. Pat. No. 6,344,959 (Milazzo). However, this technique uses a voltage doubling circuit that requires an additional switching element as well as other circuitry, thereby adding to the cost and complexity of the driving circuit. Moreover, high frequency charging and discharging of the voltage doubling capacitor in the charge pump will result in severe noise being generated at the voltage source terminal and the ground reference terminal.

The objective of the present invention is to overcome the drawbacks of prior art bridge circuits and to provide a high-side transistor driver that is suitable for high-voltage and high-speed applications.

The high-side transistor driver according to the present invention includes a floating-ground terminal and a floating-supply terminal. The floating-ground terminal is connected to the source of the high-side transistor, and the floating-supply terminal is used to supply a floating voltage to the high-side transistor driver.

The high-side transistor driver includes a charge-pump diode and a bootstrap capacitor connected in series. The charge-pump diode is supplied with a bias voltage. The bootstrap capacitor is connected to the floating-ground terminal. When the low-side transistor is turned on, the bias voltage will charge up the bootstrap capacitor and produce a floating voltage at the floating-supply terminal. The high-side transistor driver further includes an inverter to drive the high-side transistor. An on/off transistor is included to turn the high-side transistor on and off.

The high-side transistor driver further includes a speed-up circuit. The speed-up circuit includes an accelerative p-transistor, a current source, an inverter, and two protection diodes. When the accelerative p-transistor is turned on, the parasitic capacitor of the on/off transistor can be charged up rapidly. The accelerative p-transistor is coupled to a capacitor, so that the capacitance of the capacitor and the amplitude of the current supplied by the current source determine the on-time of the accelerative p-transistor. This ensures that the accelerative p-transistor will be turned on within the on-time period, following the rising-edge of the input signal.

The high-side transistor driver according to the present invention introduces a method of driving the high-side transistor in high-voltage and high-speed applications. Moreover, the efficiency of the high-side transistor driver is improved.

It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.

The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention, and, together with the description, serve to explain the principles of the invention.

FIG. 1 shows a traditional high-side transistor driver;

FIG. 2 shows the schematic circuit of a high-side transistor driver according to the present invention; and

FIG. 3 illustrates a timing diagram demonstrating the operation of the schematic circuit shown in FIG. 2.

FIG. 2 shows a high-side transistor driver according to the present invention, in which a floating-ground terminal is connected to a source of a high-side transistor 10. A floating-supply terminal VCC is used for supplying a floating voltage to the high-side transistor driver. A charge-pump diode 40 and a bootstrap capacitor 30 are connected in series. An anode of the charge-pump diode 40 is supplied with a bias voltage VB, and a negative terminal of the bootstrap capacitor 30 is connected to the floating-ground terminal VS. A cathode of the charge-pump diode 40 and a positive terminal of the bootstrap capacitor 30 are connecting to the floating-supply terminal VCC.

When a low-side transistor 20 is turned on, the bias voltage VB will charge up the bootstrap capacitor 30 and produce the floating voltage at the floating-supply terminal VCC. The high-side transistor driver further includes an inverter for driving the high-side transistor 10. The inverter consists of a p-transistor 53 and an n-transistor 51.

A source of the p-transistor 53 is connected to the floating-supply terminal VCC. A source of the n-transistor 51 is connected to the floating-ground terminal VS. A gate of the p-transistor 53 is connected to a gate of the n-transistor 51. A drain of the p-transistor 53 and a drain of the n-transistor 51 are tied together to drive a gate of the high-side transistor 10. A current sink 91 is connected from the gate of the n-transistor 51 to the floating-ground terminal VS. A source of a p-transistor 55 is connected to the floating-supply terminal VCC. To enable the n-transistor 51, a drain of the p-transistor 55 is coupled to the gate of the n-transistor 51. When the p-transistor 55 is turned on, the high-side transistor 10 will be switched off.

When the p-transistor 55 is turned off, the current sink 91 is used to turn on the p-transistor 53 and to switch on the high-side transistor 10. A current source 92 is connected from the floating-supply terminal VCC to a gate of the p-transistor 55. An anode of a diode 81 is connected to the floating-ground terminal VS. A cathode of the diode 81 is connected to the gate of the p-transistor 55. A transistor 50 is used to control the high-side transistor 10. The transistor 50 is a high-voltage transistor suitable for high-voltage applications. In order to switch the p-transistor 55, a drain of the transistor 50 is connected to the gate of the p-transistor 55. A source of the transistor 50 is connected to the ground reference. The current source 92 is utilized to rapidly charge up the parasitic capacitor of the transistor 50 and to turn off the p-transistor 55 while the transistor 50 is turned off.

An input of an inverter 60 is supplied with an input signal SIN. An output of the inverter 60 is connected to a gate of the transistor 50. Thus, the transistor 50 will be turned on and off in response to the input signal SIN.

The high-side transistor driver according to the present invention further includes a speed-up circuit 100 having a capacitive coupling. The speed-up circuit 100 has an output terminal connected to the gate of the p-transistor 55. An input of the speed-up circuit 100 is supplied with the input signal SIN. The speed-up circuit 100 generates a differential signal VG in response to the input signal SIN. The differential signal VG will accelerate the charge-up of the parasitic capacitor of the transistor 50, and thus speed-up the turn-on of the high-side transistor 10. The speed-up circuit 100 comprises a p-transistor 57, a current source 93, a capacitor 35, an inverter 65, a diode 82, and a diode 83. A source of the p-transistor 57 is connected to the floating-supply terminal VCC. A drain of the p-transistor 57 is connected to the output of the speed-up circuit 100. The p-transistor 57 will charge up the parasitic capacitor of the transistor 50 when the p-transistor 57 is turned on. The current source 93 is connected from the floating-supply terminal VCC to a gate of the p-transistor 57. The diode 82 and the diode 83 are connected in series. A cathode of the diode 83 is connected to the floating-supply terminal VCC. An anode of the diode 82 is connected to the floating-ground terminal VS. To protect the gate of the p-transistor 57 from over-voltage stress, a cathode of the diode 82 and an anode of the diode 83 are connected to the gate of the p-transistor 57. An input of the inverter 65 is connected to the input of the speed-up circuit 100. To provide capacitive coupling, the capacitor 35 is connected from an output of the inverter 65 to the gate of the p-transistor 57.

The capacitor 35 is coupled with the inverter 65 to generate the differential signal VG at the gate of the p-transistor 57 for switching the p-transistor 57. The on-time TON of the p-transistor 57 is determined in response to the amplitude of the current from the current source 93 and the capacitor of the capacitor 35. The waveform of the differential signal VG is shown in FIG. 3. Following the rising-edge of the input signal SIN the p-transistor 57 is turned on within the on-time TON. Due to the on-time TON, the speed-up circuit 100 provides a parallel current. The parallel current associates with the current source 92 to charge the parasitic capacitor of the transistor 50. This will accelerate the high-side transistor 10 to be switched on. Thus, the acceleration of switching on the high-side transistor 10 is limited by the turn-on time TON. When the transistor 50 is turned on to switch off the high-side transistor 10, the p-transistor 57 is off. Therefore, the p-transistor 57 will not consume any power while the transistor 50 is turned on. Besides, while the high-side transistor 10 is switched on, the speed-up circuit 100 mostly charges the parasitic capacitor of the transistor 50. This can help to decrease the amplitude of the current drawn from the current source 92. Thus, the stress of the transistor 50 will be reduced and the efficiency of the high-side transistor driver is improved.

The high-side transistor driver according to the present invention overcomes the drawbacks of prior-art high-side transistor drivers. In particular, the high-side transistor driver according to the present invention is suitable for use in high-voltage and high-speed applications. Furthermore, the high-side transistor driver according to the present invention operates more efficiently than prior-art high-side transistor drivers.

It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims or their equivalents.

Yang, Ta-yung

Patent Priority Assignee Title
11356087, Nov 15 2013 Texas Instruments Incorporated Method and circuitry for controlling a depletion-mode transistor
8581638, Mar 15 2012 National Chiao Tung University High-side driver circuit
9762230, Nov 15 2013 Texas Instruments Incorporated Method and circuitry for controlling a depletion-mode transistor
Patent Priority Assignee Title
5381044, Jul 24 1991 CONSORZIO PER LA RICERCA SULLA MICROELECTRONICA NEL MEZZOGIORNO; SGS-THOMSON MICROELECTRONICS S R L Bootstrap circuit for driving a power MOS transistor
5559452, Apr 13 1994 Fujitsu Limited N channel output driver with boosted gate voltage
5638025, Jul 07 1995 National Semiconductor Corporation Amplified output stage containing N-channel output transistors and capacitive coupling stage
5672992, Apr 11 1995 International Rectifier Corporation Charge pump circuit for high side switch
5742196, Apr 10 1995 ENTROPIC COMMUNICATIONS, INC ; Entropic Communications, LLC Level-shifting circuit and high-side driver including such a level-shifting circuit
5877635, Mar 07 1997 Taiwan Semiconductor Manufacturing Co., Ltd. Full-swing buffer circuit with charge pump
5910738, Apr 07 1995 Kabushiki Kaisha Toshiba Driving circuit for driving a semiconductor device at high speed and method of operating the same
5952865, Feb 12 1996 STMicroelectronics, S.R.L. Voltage translator circuit
6037720, Oct 23 1998 Philips Electronics North America Corporation Level shifter
6100744, Sep 04 1997 NORTHSTAR FAREST CORP Integrated circuit devices having improved internal voltage generators which reduce timing skew in buffer circuits therein
6344959, May 01 1998 Unitrode Corporation Method for sensing the output voltage of a charge pump circuit without applying a load to the output stage
6353345, Apr 04 2000 Philips Electronics North America Corporation Low cost half bridge driver integrated circuit with capability of using high threshold voltage DMOS
6836173, Sep 24 2003 Semiconductor Components Industries, LLC High-side transistor driver for power converters
///////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Sep 05 2003YANG, TA-YUNGSystem General CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0413990740 pdf
May 17 2006System General Corp.(assignment on the face of the patent)
Jun 20 2014System General CorporationFAIRCHILD TAIWAN CORPORATIONCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0420680929 pdf
Dec 21 2016FAIRCHILD TAIWAN CORPORATION FORMERLY SYSTEM GENERAL CORPORATION Semiconductor Components Industries, LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0423280318 pdf
Feb 10 2017Semiconductor Components Industries, LLCDEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0464100933 pdf
Jun 22 2023DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTSemiconductor Components Industries, LLCRELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT RECORDED AT REEL 046410, FRAME 09330640720001 pdf
Jun 22 2023DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTFairchild Semiconductor CorporationRELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT RECORDED AT REEL 046410, FRAME 09330640720001 pdf
Date Maintenance Fee Events
Jun 11 2012M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Aug 05 2016REM: Maintenance Fee Reminder Mailed.
Sep 30 2016M1553: Payment of Maintenance Fee, 12th Year, Large Entity.
Sep 30 2016M1556: 11.5 yr surcharge- late pmt w/in 6 mo, Large Entity.


Date Maintenance Schedule
Jul 14 20124 years fee payment window open
Jan 14 20136 months grace period start (w surcharge)
Jul 14 2013patent expiry (for year 4)
Jul 14 20152 years to revive unintentionally abandoned end. (for year 4)
Jul 14 20168 years fee payment window open
Jan 14 20176 months grace period start (w surcharge)
Jul 14 2017patent expiry (for year 8)
Jul 14 20192 years to revive unintentionally abandoned end. (for year 8)
Jul 14 202012 years fee payment window open
Jan 14 20216 months grace period start (w surcharge)
Jul 14 2021patent expiry (for year 12)
Jul 14 20232 years to revive unintentionally abandoned end. (for year 12)