A data transmission apparatus a data transmitter selectively inverting data and transmitting the selectively inverted data. A data receiver selectively re-inverts the selectively inverted data from the data transmitter and reconstructs the inverted data into the original data. The inversion operation of the data transmitter and the data receiver is controlled by a mode controller. The mode controller receives data having a number of bits along with a clock signal to detect a number of transitions every period of the clock signal, and controls driving modes of the data transmitter and the data receiver in accordance with the detected number of transitions.
|
37. A method of transmitting data comprising the steps of:
receiving first data having a plurality of bits and
outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data;
outputting second data corresponding to the first data in response to the first control signal; and
outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal.
39. A data transmission method comprising the steps of:
receiving a first data having a plurality of bits and a clock signal to detect a number of transitions in the first data corresponding to the clock signal and generating a mode control signal having a logic value changing in accordance with the number of transitions;
selectively inverting the first data in response to the mode control signal and transmitting the inverted data; and
selectively inverting the selectively inverted data in response to the mode control signal and reconstructing the inverted data into the first data.
1. A data transmission system comprising:
a mode controller receiving first data having a plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data;
a data transmitter coupled to the mode controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal.
0. 53. A method of driving a liquid crystal display device comprising:
receiving video data having a first set of three video signals of odd data and a second set of three video signals of even data and outputting a control signal in accordance with a number of data transitions of the video data;
selectively inverting video data in response to the control signal and outputting selectively inverted data;
outputting reconstructed data corresponding to the selectively inverted data and the control signal; and
converting the reconstructed data into an analog signal and outputting the analog signal.
0. 52. A method of transmitting data comprising:
receiving video data having a first set of three video signals of odd data and a second set of three video signals of even data;
outputting a control signal in response to a number of data transitions of the video data;
selectively inverting the video data in response to the control signal;
outputting selectively inverted data;
outputting reconstructed data corresponding to the selectively inverted data and the control signal;
converting the reconstructed data to an analog signal; and
outputting the analog signal to a liquid crystal panel.
19. A liquid crystal display device having a data transmission system comprising:
a mode controller receiving first data having a plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data;
a data transmitter coupled to the mode controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal.
38. A data transmission apparatus, comprising:
a mode controller for receiving a first data having a plurality of bits and a clock signal to detect a number of transitions of the first data corresponding to the clock signal and for generating a mode control signal having a logic value changing in accordance with the number of transitions;
a data transmitter, responsive to the mode control signal, for selectively inverting the first data and transmitting the inverted data; and
a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted data from the data transmitter to reconstruct the selectively inverted data into the first data.
40. A liquid crystal display device having a data driver for driving a liquid crystal panel, comprising:
a mode controller for receiving video data having a plurality of bits to detect a number of transitions between a first video data and a second video data and for generating a mode control signal having a logic value changing in accordance with the number of transitions;
a data transmitter, responsive to the mode control signal, for selectively inverting the second video data and transmitting the selectively inverted video data; and
a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data from the data transmitter to reconstruct the inverted video data into the second video data.
0. 42. A liquid crystal display device having a data transmission system, comprising:
a mode controller receiving video data having a first set of three video signals of odd data and a second set of three video signals of even data and outputting a control signal in accordance with a number of data transitions of the video data;
a data transmitter coupled to the mode controller, selectively inverting video data in response to the control signal from the mode controller and outputting selectively inverted data;
a data receiver coupled to the data transmitter and outputting reconstructed data corresponding to the selectively inverted data and the control signal; and
a data driver converting the reconstructed data into an analog signal and outputting the analog signal to a liquid crystal panel.
34. A computer comprising:
a main control unit including:
a video card outputting first data;
a mode controller receiving first data having a
plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data; and
a data transmitter coupled to the mode
controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a display unit coupled to the main control unit including:
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal; and
data driver coupled to the data receiver and receiving the third data.
16. A data transmission system for a computer comprising:
a main control unit including:
a video card outputting first data;
a mode controller receiving first data having a plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data; and
a data transmitter coupled to the mode controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a display unit coupled to the main control unit including:
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal; and
data driver coupled to the data receiver and receiving the third data.
0. 58. A method of driving a liquid crystal display device having a liquid crystal panel comprising:
receiving video data having a plurality of bits and outputting a control signal in accordance with a number of data transitions of the plurality of bits of the video data;
outputting first data corresponding to the video data and the control signal from the mode controller; and
selectively inverting the first data in response to the control signal, and converting the selectively inverted first data into an analog signal and outputting the analog signal to the liquid crystal panel,
wherein selectively inverting the first data and converting the selectively inverted first data are performed in a singly integrated unit, and
wherein selectively inverting the first data includes receiving the first data through a flexible printed circuit film.
41. A computer system including a liquid crystal display device and a video card for producing video data to be supplied to the liquid crystal display device, said system comprising:
a mode controller for receiving video data having a plurality of bits from the video card to detect a number of bit transitions between a first video data and a second video data and for generating a mode control signal having a logic value changing in accordance with the number of bit transitions;
a data transmitter, responsive to the mode control signal, for selectively inverting the second video data and transmitting the selectively inverted video data; and
a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the second video data.
0. 47. A liquid crystal display device having a data transmission system comprising:
a mode controller receiving the video data having a plurality of bits and outputting a control signal in accordance with a number of data transitions of the plurality of bits of the video data;
a data transmitter coupled to the mode controller and outputting first data corresponding to the video data and the control signal from the mode controller; and
a data driving circuit having a data driver and a data receiver coupled to the data transmitter, the data receiver selectively inverting the first data in response to the control signal, and the data driver converting the selectively inverted first data into an analog signal and outputting the analog signal to a liquid crystal panel,
wherein the data driving circuit is integrated in one unit and electrically connected to the data transmitter with a flexible printed circuit film.
2. The data transmission system according to
3. The data transmission system according to
4. The data transmission system according to
5. The data transmission system according to
6. The data transmission system according to
transition detecting unit receiving the first data and detecting a transition in the plurality of bits of the first data;
a counter coupled to the transition detecting unit counting the number of transitions in the plurality of bits of the first data;
a comparator coupled to the counter comprising the number of transitions to a reference value; and
an output unit coupled to the comparator and outputting the first control signal.
7. The data transmission system according to
8. The data transmission system according to
9. The data transmission system according to
first flip-flop having a first output;
second flip-flop having a second output, the second flip-flop receiving the first output of the first flip-flop; and
a logic unit receiving the first and second outputs from the first and second flip-flops and outputting a third output, the third output containing information on a data transition of a corresponding bit of the plurality of the data bits of the first data.
10. The data transmission system according to
11. The data transmission system according to
12. The data transmission system according to
13. The data transmission system according to
14. The data transmission system according to
15. The data transmission system according to
17. A data transmission system for a computer according to
18. A data transmission system for a computer according to
20. The liquid crystal display device according to
21. The liquid crystal display device according to
22. The liquid crystal display device according to
23. The liquid crystal display device according to
24. The liquid crystal display device according to
transition detecting unit receiving the first data and detecting a transition in the plurality of bits of the first data;
a counter coupled to the transition detecting unit counting the number of transitions in the plurality of bits of the first data;
a comparator coupled to the counter comprising the number of transitions to a reference value; and
an output unit coupled to the comparator and outputting the first control signal.
25. The liquid crystal display device according to
26. The liquid crystal display device according to
27. The liquid crystal display device according to
first flip-flop having a first output;
second flip-flop having a second output, the second flip-flop receiving the first output of the first flip-flop; and
a logic unit receiving the first and second outputs from the first and second flip-flops and outputting a third output, the third output containing information on a data transition of a corresponding bit of the plurality of the data bits of the first data.
28. The liquid crystal display device according to
29. The liquid crystal display device according to
30. The liquid crystal display device according to
31. The liquid crystal display device according to
32. The liquid crystal display device according to
33. The liquid crystal display device according to
35. A computer according to
36. A computer according to
0. 43. The liquid crystal display device according to
0. 44. The liquid crystal display device according to
0. 45. The liquid crystal display device according to
0. 46. The liquid crystal display device according to
0. 48. The liquid crystal display device according to
0. 49. The liquid crystal display device according to
0. 50. The liquid crystal display device according to
0. 51. The liquid crystal display device according to
0. 54. The method according to
0. 55. The method according to
0. 56. The method according to
0. 57. The method according to
0. 59. The method according to
0. 60. The method according to
0. 61. The method according to
0. 62. The method according to
|
This application claims the benefit of Korean Patent Application No. P98-63 372, filed on Dec. 31, 1998, which is hereby incorporated by reference.
1. Field of the Invention
This invention relates to a data transmission apparatus and method for transmitting parallel data and, more particularly, to a liquid crystal display device employing the data transmission apparatus. Although the present invention is applicable to a wide range of devices, it is especially applicable to a computer system employing the data transmission apparatus.
2. Discussion of the Related Art
Generally, the amount of information, such as text information and video information, transmitted over a transmission medium has been increasing as compared with that of audio information. Recently, the amount of video information, in particular, has been even more increasing so as to meet the demand for high quality images. In addition, information is being transmitted at a high speed so that a user can make use of it at an appropriate time. For these reasons, a frequency band to be occupied by the information must be heightened and, simultaneously, the number of lines for transmitting the information must be increased in accordance with the amount of information.
For example,
Output stages of the video card 12 and the interface 14 must be switched into a high-state voltage or a low-state voltage rapidly as the video data rate rises. Accordingly, the video card 12 transmitting data over the first transmission line 16A and the interface 14 transmitting a data over the second transmission line 16B require more power consumption in proportion to a rise in the frequency of the video data. Further, the number of bits of the video data also increases as a gray scale of the picture is enlarged. For example, when each of a red data, a green data and a blue data, consisting of one dot of the liquid crystal display device, has 64 gray scales, the bit number of the video data becomes “18”. In this case, each of the first-and second transmission lines 16A and 16B has 18 bit lines as shown in FIG. 1.
On the other hand, if each of red, green and blue data has 256 gray scales by employing a 8 bit D-IC in the liquid crystal display device, then 24 bit lines of video data are required. As the bit number of video data increases, the number of bit lines included in each of the first and second transmission lines 16A and 16B also increases. Due to this, an EMI emerging at the first and second transmission lines 16A and 16B becomes more serious in proportion to the number of bits of the video data. Also, power consumption at the video card 12 and the interface 14 is increased even more.
Accordingly, the present invention is directed to a data transmission system that substantially obviates one or more of the problems due to limitations and disadvantages of the related art.
An object of the present invention is to provide a data transmission apparatus and method that are suitable for minimizing EMI and optimizing power consumption.
Another object of the present invention is to provide a liquid crystal display device that minimizes EMI and optimizes power consumption.
A further object of the present invention is to provide a computer system that minimizes EMI and optimizes power consumption.
Additional features and advantages of the invention will be set forth in the description which follows, and in part will be apparent from the description, or may be learned by practice of the invention. The objectives and other advantages of the invention will be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.
To achieve these and other advantages and in accordance with the purpose of the present invention, as embodied and broadly described, a data transmission apparatus according to an embodiment of the present invention includes a mode controller for receiving a data having a plurality of bits along with a synchronous clock to detect a transition amount of the data every period of the synchronous clock and for generating a mode control signal having a logical value changing in accordance with the detected transition amount; a data transmitter, responsive to the mode control signal, for selectively inverting the data and transmitting the inverted data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted data from the data transmission to reconstruct the inverted data into the original data.
In another aspect of the present invention, a data transmission includes the steps of receiving a data having a plurality of bits along with a synchronous clock to detect a transition amount of the data every period of the synchronous clock and generating a mode control signal having a logical value changing in accordance with the detected transition amount; responding to the mode control signal to selectively invert the data and transmitting the inverted data; and responding to the mode control signal to selectively invert the selectively inverted data and to reconstruct the inverted data into the original data.
In another aspect of the present invention, a liquid crystal display device includes a mode controller for receiving video data having a plurality of bits to detect a transition amount between nth video data and (n−1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data from the data transmitter to reconstruct the inverted video data into the original video data.
In another aspect of the present invention, a computer having a plurality of bits from a video card to detect a transition amount between nth video data and (n−1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the original video data.
In a further aspect of the present invention, a computer includes a mode controller for receiving video data having a plurality of bits from a video card to detect a transition amount between nth video data and (n−1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the original video data and outputting the reconstructed video data to a data driver.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention.
In the drawings:
Reference will now be made in detail to the preferred embodiment of the present invention, example of which is illustrated in the accompanying drawings.
It will be apparent to those skilled in the art that various modifications and variation can be made in the data transmission apparatus and method of the present invention without departing from the spirit and scope of the invention. Thus, it is intended that the present invention cover the modification and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Referring to
The liquid crystal display device further includes a data transmitter 36 and a data receiver 38 connected between the interface 34 and the D-ICs 32, and a mode controller 40 for controlling transmission modes of the data transmitter 36 and the data receiver 38. The data receiver 38 may be integrated within the D-IC 32. In this case, the data transmitter 36 and the data receiver 38 is electrically connected by means of an exposed transmission line 42 such as an FPC film. The transmission line 42 includes 18 data bit lines, at least one of clock lines and a single mode control line.
The data transmitter 36 selectively inverts 18 bit video data to be transmitted from the interface 34 to the data receiver 38 in accordance with a logical value of a mode control signal REV from the mode controller 40. More specifically, for example, when a mode control signal REV inputted to the data transmitter 36 has a low logic, the data transmitter 36 transmits the 18 bit video data from the interface 34 to the data receiver 38 as is. On the other hand, when the mode control signal REV has a high logic, the data transmitter 36 inverts the 18 bit video data to be transmitted from the interface 34 to the data receiver 38 and transmits it to the data receiver 38. In a similar manner, the data receiver 38 also selectively inverts 18 bit video data inputted from the data transmitter 36 in accordance with a logical value of the mode control signal REV from the mode controller 40. More specifically, when the mode control signal REV has a low logic, the data receiver 30 transfers the 18 bit video data from the data transmitter 36 to the D-IC 32 as is. On the other hand, when the mode control signal REV has a high logic, the data receiver 38 inverts the 18 bit video data and outputs it to the D-IC 32. By such an operation of the data receiver 38, a low frequency video data from the data transmitter 36 is reconstructed into an original high frequency video data.
The mode controller 40 receives the 18 bit video data Dn from the interface 34 every period of the data clock DCLK to compare data transitions of the received video data with that of video data Dn−1inputted in the previous data clock period. In other words, the mode controller 40 compares each bit of nth video data Dn with that of (n−1)th video data Dn-−1to detect a data transition state, such as “0→1” or “1→0”, and the number of bit transitions.
Further, the mode controller 40 counts the number of transitions and checks if the counted transition number exceeds a critical value (for example, one-half of the total number of bits). In this example, the critical value would be 9 which is one-half of 18 bits. Moreover, the mode controller 40 compares the transition number to the critical value, and inverts a logical value of the mode control signal REV to be applied to the data transmitter 36 and the data receiver 38 each time the transition number exceeds the critical value. In other words, the mode controller 40 detects the data transition number of the present video data and the previous video data every data clock period, and inverts a logical value of the mode control signal each time the transition number exceeds the critical value. By the mode control signal REV generated at the mode controller 40, the data transmitter 36 and the data receiver 38 selectively invert the video data, thereby lowering a frequency of the 18 bit video data transmitted over the FPC film 42.
The operation and configuration of the mode controller will be explained with reference to
The exclusive OR gate 56 receives the latched data from the second and third flip-flops 52 and 54 to compare the respective data, and generates a transition detection signal TS. In other words, the exclusive OR gate 56 outputs a transition detection signal TS having “0” value indicating no data transition when “0, 0” data or “1, 1” data are inputted from the second and third flip-flops 52 and 54, whereas a transition detection signal TS having “1” value is output indicating a data transition of either “0, 1” or “1, 0” from the second and third flip-flops 52 and 54. Each of the 18 transition detecting cells TDC1 to TDC 18 receives 1 bit data and compares it with the 1 bit data in the previous period to detect a transition state of each corresponding bit, and outputs the detection signals TS1 to TS 18 to the counter 46 in FIG. 5. The counter 46 counts the number of transition detection signals TS having a specific logic from the 18 transition detection signals TS1 to TS 18 from the transition detecting cell array 44 and supplies the counted value to the critical value comparator 48 as a transition bit number VBN. In this case, an adder can be used as the counter 46.
The critical value comparator 48 detects whether or not the transition bit number from the counter 46 exceeds a predetermined critical bit number CBN. The critical bit number is preferably set to a number (e.g., 9) corresponding to half of the video data, but may be set to a larger or smaller number. If the transition bit number VBN exceeds the critical bit number CBN, then the critical value comparator 48 applies a comparison signal having a specific logic pulse to the first flip-flop 50. Whenever a comparison signal having a specific logic pulse is inputted from the critical value comparator 48, the first flip-flop 50 inverts a logic state of the mode control signal REV generated at its output terminal Q. The logic state of the mode control signal REV does not change during a time interval when bit data is below the critical value; while it changes from “high” to “low” or vice versa each time bit data is above the critical value for a certain bit number of video data.
An operation of the mode controller 40, a generation process of the mode control signal REV and an inversion process of the transmission and receipt data will be explained in detail with reference to the following Tables.
For example, values of nth to (n+4)th dot data are as described in the following Table 1, and assuming that an initial value of the mode control signal REV is “0”, an operation of the mode controller 40 is as follows:
TABLE 1
R[0:5]
G[0:5]
B[0:5]
VBN
REV
Dn
000000
000000
000000
0
Low
Dn + 1
111111
111111
111111
18
High
Dn + 2
000000
000000
000000
18
Low
Dn + 3
001101
111111
001110
12
High
Dn + 4
001001
000000
001110
6
High
With reference to Table 1, the transition detecting cell array 44 compares data latched in Dn+1 period with data in the present period to output transition detecting signals TS1 to TS 18 having a value of “1111111111111111” to the counter 46. The counter 46 collects the transition detecting signals to output a transition bit number VBN of “18”, the critical value comparator 48 compares the transition bit number VBN of “18” with the critical bit number CBN to output a mode control signal REV of high logic state by way of the first flip-flop 50. In a similar manner, for the Dn+2 period, the mode controller 40 inverts the mode control signal REV to output a mode control signal REV of the low logic state because the transition bit number in the Dn+2 period is “18”. For the Dn+3 period, the mode controller 40 inverts the mode control signal REV to output a high logic state because the transition bit number in the Dn+3 period is “2”. For the Dn+4 period, the mode controller 40 maintains and outputs the high logic state of the mode control signal from the previous period because the transition bit number VBN is the Dn+4 period is “6”, which is less than the critical bit number(i.e., 9).
Referring now to
TABLE 2
SR[0:5]
SG[0:5]
SB[0:5]
REV
Dn
000000
000000
000000
Low
Dn + 1
000000
000000
000000
High
Dn + 2
000000
000000
000000
Low
Dn + 3
110010
000000
110001
High
Dn + 4
110010
111111
110001
High
According to the operation of the mode controller 40 and the data transmitter 36, the video data in Table 1 is converted to the video data SR0 to SB5 as described in Table 2 and transmitted, via a second transmission line 42, to the data receiver 38. In this case, there are 54 data transitions in the original data in Table 1 and only 12 data transitions in the converted data in Table 2. Accordingly, EMI as well as power consumption in the liquid crystal display device can be reduced in the present invention.
Referring now to
An operation of the data receiver 38 will be explained with reference to Table 2 above and Table 3 below.
R[0:5]
G[0:5]
B[0:5]
REV
Dn
000000
000000
000000
Low
Dn + 1
111111
111111
111111
High
Dn + 2
000000
000000
000000
Low
Dn + 3
001101
111111
001110
High
Dn + 4
001101
000000
001110
High
If the data as described in Table 2 and the mode control signal REV are input over the transmission line 42, then the data receiver 38 reconstructs the data into the original data output from the interface 34 as described in Table 3, and outputs the reconstructed data to the D-ICs 32. As described above, the data receiver 38 selectively inverts the 18 bit video data from the data transmitter 36 in response to the mode control signal REV, thereby being reconstructed into the original video data R0 to B5.
The above-mentioned embodiments of the present invention have been explained base on a liquid crystal display device employing a D-IC with a so-called single bank structure. In a liquid crystal display device having a double bank structure, 18 bit even-numbered video data and 18 bit odd-numbered video data are transmitted from the interface 34. For such structure, the embodiment of the present invention can be implemented by transmitting the video data along twice the number of transmission lines and setting the critical bit number is then set to, for example, “18” in addition to the configuration as shown in
Referring now to
Referring to
In response to the mode control signal REV generated at the mode controller 40, the data transmitter 36 and the data receiver 38 selectively invert the video data to lower a frequency (or the number of transitions in the logic state) of the video data transmitted over the FPC film 42. Accordingly, EMI at the video card 62 and the FPC film 42 can be restrained or minimized and power consumption in the video card 62 can be reduced.
As described above, in the data transmission apparatus and method according to the present invention, a data stream transmitted over a number of bit lines is inverted or not inverted according to the number of bit transitions in the data stream. For example, the bits of the data stream is inverted if the number of bit transitions exceeds a critical value, thereby lowering the number of transitions, that is, the frequency of the data stream. As a result, the data transmission apparatus and method of the present invention is capable of restraining or minimizing EMI at the transmission line as well as reducing power consumption at the data transmission side. Furthermore, in the liquid crystal display device, the computer interface device, and the computer system to which the data transmission according to the present invention is applied, EMI and power consumption at the video card and/or the interface can be reduced.
It will be apparent to those skilled in the art that various modifications and variations can be made in the data transmission apparatus and method of the present invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Song, Hong Sung, Hong, Jin Cheol
Patent | Priority | Assignee | Title |
11159153, | Mar 29 2018 | NVIDIA CORP | Data bus inversion (DBI) on pulse amplitude modulation (PAM) and reducing coupling and power noise on PAM-4 I/O |
7821483, | May 23 2006 | Himax Technologies Limited | Interface circuit for data transmission and method thereof |
7949259, | Sep 13 2005 | Kabushiki Kaisha Toshiba | Visible light communication system and method therefor |
8564522, | Mar 31 2010 | Apple Inc. | Reduced-power communications within an electronic display |
9762229, | Apr 16 2014 | Samsung Electronics Co., Ltd. | Data communicating method for use in a single-wire protocol communication and a single-wire protocol communication system using the same |
Patent | Priority | Assignee | Title |
5748902, | Jul 19 1996 | HEWLETT-PACKARD DEVELOPMENT COMPANY, L P | Polarity switched data bus for reduced electromagnetic interference |
5856816, | Jul 04 1995 | LG DISPLAY CO , LTD | Data driver for liquid crystal display |
5917364, | Dec 25 1996 | NEC Corporation | Bi-directional interface circuit of reduced signal alteration |
6335718, | Dec 31 1998 | LG DISPLAY CO , LTD | Data transmission apparatus and method |
EP69183, | |||
EP228528, | |||
JP1019075, | |||
JP10190751, | |||
JP4303234, | |||
JP5334206, | |||
JP8304763, | |||
JP88991, | |||
JP9233146, | |||
WO9209162, | |||
WO9713347, | |||
WO9713348, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 30 2003 | LG Display Co., Ltd. | (assignment on the face of the patent) | / | |||
Mar 04 2008 | LG PHILIPS LCD CO , LTD | LG DISPLAY CO , LTD | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 021754 | /0230 |
Date | Maintenance Fee Events |
Oct 02 2009 | ASPN: Payor Number Assigned. |
Oct 02 2009 | RMPN: Payer Number De-assigned. |
Jul 26 2010 | RMPN: Payer Number De-assigned. |
Mar 15 2013 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
May 07 2013 | ASPN: Payor Number Assigned. |
Date | Maintenance Schedule |
Jul 28 2012 | 4 years fee payment window open |
Jan 28 2013 | 6 months grace period start (w surcharge) |
Jul 28 2013 | patent expiry (for year 4) |
Jul 28 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 28 2016 | 8 years fee payment window open |
Jan 28 2017 | 6 months grace period start (w surcharge) |
Jul 28 2017 | patent expiry (for year 8) |
Jul 28 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 28 2020 | 12 years fee payment window open |
Jan 28 2021 | 6 months grace period start (w surcharge) |
Jul 28 2021 | patent expiry (for year 12) |
Jul 28 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |