A method and system for transferring units of data between a computer memory and an external system in which a DMA controller stores and uses information from an i/O device interfacing with the external system to transfer data more efficiently.
|
1. A method of transferring a data unit from a computer system memory and to an external system through an i/O device using a memory access controller, said memory access controller including a register for storing information which the memory access controller uses to control its own operation, said method comprising the steps of:
a first step, executed by said memory access controller, of retrieving said data unit from said computer system memory and transmitting said data unit to said i/O device;
a second step, executed by said i/O device, of transmitting said data unit retrieved and transmitted in said first step to said external system;
a third step, executed by said i/O device, of sending a data status signal to said memory access controller when said second step is complete; and
a fourth step, executed by said memory access controller, of storing an indication of said data status signal sent in said third step in said register.
8. A computer system comprising:
a computer system memory;
an i/O device connected to an external system to transfer data units between said computer system memory and an external system; , said i/O device including a data status signal generator which generates a data status signal upon completion of transfer of a data unit;
a memory access controller connected to said computer system memory and said i/O device; said memory access controller including a register for storing status information which the memory access controller uses to control its own operation, wherein said memory access controller receives said data status signal and stores an indication of a value of said data status signal in said register, wherein during a data transmit operation the memory access controller retrieves said data unit from said computer system memory and transfers said data unit to said i/O device and said i/O device transmits said data unit to said external system and wherein the said data transfer status signal is sent from the i/O device to the memory access controller after the transfer of said data unit to said i/O device.
2. A method as in
3. A method as claimed in claim 1 2 wherein said memory access controller waits until said bit reflects a value of said data status signal indicating successful transmission of a data unit to the external system before sending another data unit.
4. A method as claimed in
6. A method as claimed in
7. A method as claimed in
9. A computer system as claimed in
10. A computer system as claimed in
0. 11. The method of
0. 12. The method of
0. 13. The method of
0. 14. The method of
0. 15. The method of
0. 16. The system of
0. 17. The system of
0. 18. The system of
0. 19. The system of
0. 20. The system of
|
This application is a continuation application of U.S. Reissue Application Ser. No. 09/972,847, filed Oct. 4, 2001, which is a reissue application of U.S. Pat. No. 5,961,614, issued Oct. 5, 1999, which is a continuation-in-part of U.S. Application No. 08/436,969, filed May 8, 1995, and entitled “Communication Interface with Improved Packet Transfer,” now abandoned.”
The present invention relates to a method of and apparatus for using the status bits of a channel status register of a direct memory access (DMA) channel to control channel operation. It more particularly relates to the use of status bits to indicate when an external device has completed a data transmission and to indicate an end of a received data packet.
DMA channels transfer data to and from main system memory with minimal burden on the system CPU. Each channel controls itself and any attached I/O devices by executing instructions called channel commands. Channel commands are organized into very simple programs called channel programs, also referred to as a “buffer descriptor list” in a descriptor based DMA system such as the DBDMA system created by Apple Computer, Inc., the assignee of the present application.
A DMA engine or controller may control operation of one or more channels. The DMA controller may contain one register file which stores the current channel program pointers for each channel, and another register file which contains the current context (address, count, and flags) for each of the channels. An example of such an implementation is the Apple Grand Central I/O Controller which services eleven DMA channels.
The function of the DMA controller is to arbitrate data transfer requests from various I/O devices in the system. These devices may operate only in slave mode DMA, that is, they may make requests which indicate that they have data in receive registers which is available to be received by the system, or that they have space available in transmission registers for data to be sent by the system. Also, the I/O device may indicate that either a transmit or receiver operation is complete by the generation of status information such as an interrupt which would normally require the attention of host processor.
It would be beneficial to have a DMA controller which could handle data and status information without calling on the host processor. In particular, it would be useful to have a DMA controller which is able to process multiple complete transmit or receive operations without calling on the host processor.
It is an object of the present invention to overcome the deficiencies of the prior art by using status bits to facilitate the transfer and efficient storage of packets of data.
This object is achieved through the provision of a method of transferring a data unit between a computer system memory and an external system through an I/O device using a memory access controller where the memory access controller includes a register for storing status information which the memory access controller uses to control its own operation. A “data unit” is a discrete grouping of data such as would normally be transferred all at a time, such as a package of data in an Ethernet application. The memory access controller together with the I/O device transfer the data unit between the computer system memory and the external system. This may be a transmit operation in which the data unit is sent from the memory to the external system, or a receive operation in which the data unit is received from the external system. Upon completion of the operation, the I/O device sends a data status signal to the memory access controller. The memory access controller then stores an indication of the data status signal.
More specifically, in the case of an example of a data transmit operation, the memory access controller retrieves the data unit from the computer system memory and transmits the data unit to the I/O device. The I/O device then transmits the data unit to the external system, and, upon successful completion of this task, sends the data status signal which indicates a successful transmission of data unit to the external system by the I/O device. The memory access controller stores an indication of the data status signal by setting a bit in its channel status register. The memory access controller waits until the bit reflects a value of the data status signal indicating successful transmission of a data unit to the external system before taking additional action such as requesting status information or sending another data unit.
In the case of an example of a receive operation, the I/O device transmits the data unit as received from the external system to the memory access controller. It then sends a data status signal indicating forwarding of an end of the data unit from the external system. In response, the memory access controller sets a bit in its channel status register and requests data unit information form the I/O device. The memory access controller then appends the data unit information to the end of the received data unit. This permits flexible storage.
The external system may be a network and the I/O device may be an Ethernet controller, in which case the data unit corresponds to a data packet. The data status signal is preferably an interrupt signal.
In one particular embodiment, the memory access controller is a DMA channel controller, and there are two DMA channels, a receive channel and a transmit channel, with the interrupt from the receive channel being masked.
In the case of a receive operation, the data status signal may be an end-of-packet signal. The data unit is stored in at least one of a plurality of buffers allocated in the system memory with each of the plurality of buffers being smaller than a maximum data unit size. The data unit information preferably comprises a plurality of status bytes.
In another aspect, a computer system embodying the invention preferably includes a computer system memory and an I/O device connected to an external system to transfer data units between the computer system memory and an external system. The I/O device including a data status signal generator generates a data status signal upon completion of transfer of a data unit. A memory access controller connected to the computer system memory and the I/O device includes a register for storing status information which the memory access controller uses to control its own operation. The memory access controller receives the data status signal and stores an indication of a value of the data status signal in the register. In a transmit operation, the data status signal indicates a successful transmission of data unit to the external system by the I/O device. During a data receiving operation the I/O device transmits the data unit received from the external system to the memory access controller. The data memory access controller uses the data status signal to append data unit information to the end of the data unit.
The accompanying drawings, with are incorporated in and constitute a part of the specification, schematically illustrate a preferred embodiment of the present invention and, together with the general description given above and the detailed description of the preferred embodiment given below, serve to explain the principles of the present invention, in which:
The I/O controller 10 includes a channel control register 100 and a channel status register 110 which are mapped onto system memory 90. The channel control register 100 contains bits which control the operational state of the DMA channel. One organization scheme for the information stored in the channel control register 100 is illustrated in FIG. 2. As can be seen, the channel control register 100 is divided into two fields: a mask field 120 and a data field 130. The mask field 120 selects which of the bits in the data field 130 are modified by a write operation.
The channel status register 110 is illustrated in FIG. 3. It provides access to the DMA channel's internal status bits. In other words, the eight general purpose status bits are written through the channel control register and read through the channel status register. The bits s7-s0 can be used for general purpose status operations. DMA tests these bits after the completion of each channel command to determine if various actions should be taken by the DMA channel. These status bits thus can be used for general purpose status and control. Their meaning may be channel specific, and they can be controlled either by hardware or software. They may effect conditional interrupt, branch, and wait conditions.
In the present invention, one or more of the I/O devices 20 is capable of sending status information back to the I/O controller 10. This will now be discussed for the example where the I/O device 20 is an Ethernet controller. It will be understood by one of ordinary skill in the art, however, that the invention may be embodied in connection with other I/O devices.
Turning to
When there is space to put additional data in the transmit FIFO 170, the Ethernet controller 140 asserts a DMA request. Similarly, the Ethernet controller 140 asserts a receive DMA request when data is available in the receive FIFO 160.
The Ethernet controller 140 is a register based peripheral. It is configured using simple memory mapped I/O read or write commands. From a software standpoint, the Ethernet controller 140 operates as a data conduit to and from the Ethernet network 150 through a register based function program, DMA data movement, and interrupt driven event handling.
As mentioned, the Ethernet controller 140 is connected to the I/O controller 10 through an Ethernet I/O module 130. (Additional elements within the I/O controller 10 are the same as those shown in FIG. 1 and are omitted from
The Ethernet I/O module 130 in the I/O controller 10 provides the necessary interfaces to the Ethernet controller 140. When the host accesses the Ethernet controller 140 registers using memory mapped reads or writes, the Ethernet I/O module 130 performs the read or write cycle directly with the Ethernet controller 140.
The I/O controller 10 has two DMA channels for Ethernet: a receive channel and a transmit channel. During Ethernet receive and transmit DMA operations, the Ethernet I/O module 130 moves data in and out of the Ethernet controller 140's FIFOs 160 and 170, respectively, and retrieves the status information from the Ethernet controller 140 after DMA is completed. The DMA request from the Ethernet controller 140 along with an active running DMA channel command triggers a DMA transfer.
A process for transmitting data packets from the system memory to an external device such as the Ethernet controller 24 will now be described with reference to
The interrupt signal causes a bit to be set in the memory access controller 10's channel status register 110 which, in the example shown in
The Ethernet controller 140 will also produce an interrupt signal if an error occurs during transmission.
One example of how the bits s7-s0 can be arranged in the channel status register 110 is illustrated in
The operation of an exemplary Ethernet receive channel is illustrated in FIG. 8. In step S1′, data packets are being written into a system memory 90 from an external device 150. When the Ethernet controller 140 determines that data packet transmission to the I/O controller 10 has been completed (step S2′), the Ethernet controller 140 sets the status register 250 to indicate the status of the packet that was just transmitted and generates an interrupt signal as a status bit in step S3′. One example of how the status bits can be arranged for the receive channel status register is illustrated in FIG. 9. In this embodiment of the present invention, the status bit s6 indicates that the packet has been sent. By tying the interrupt signal to the s6 bit of the receive channel status register, the interrupt signal will indicate to the I/O controller 10 that the end of the packet has been received.
In response to receipt of the interrupt/status bit, the I/O controller 10 requests the status information contained in the status registers 250 in the Ethernet controller 140 in step S4′. The Ethernet controller 140 then in step S5′ sends the status information (which, for example, may be four bytes) to the I/O controller 10 which writes the status information on to the end of the received packet in step S6′. Thus, the status bit s6 can be used to indicate the end of a packet, which in turn means that the buffer size can be made smaller than the maximum data packet size. This allows for a more efficient use of the available buffer space since the buffers are no longer tied to a one-to-one correspondence with the data packets.
It will be appreciated by those skilled in the art that the present invention can be embodied in other specific forms without departing from the spirit or essential character thereof. The presently disclosed embodiments are therefore considered in all respects to be illustrative and not restrictive. The scope of the invention is indicated by the appended claims rather than the foregoing description, and all changes which come within the meaning and range of equivalents thereof are intended to be embraced herein.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4680755, | Nov 14 1985 | Hewlett Packard Company; HEWLETT-PACKARD COMPANY, A CORP OF CALIFORNIA | Real-time end of packet signal generator |
4700358, | Nov 18 1985 | TELOGY NETWORKS, INC | Synchronous/asynchronous modem |
4757446, | Apr 01 1986 | United Module Corporation | High-speed link for connecting peer systems |
4942515, | Mar 31 1986 | MEDIATEK, INC | Serial communications controller with FIFO register for storing supplemental data and counter for counting number of words within each transferred frame |
4989113, | Mar 13 1987 | Texas Instruments Incorporated | Data processing device having direct memory access with improved transfer control |
5136580, | May 16 1990 | HEWLETT-PACKARD DEVELOPMENT COMPANY, L P | Apparatus and method for learning and filtering destination and source addresses in a local area network system |
5247517, | Oct 20 1989 | Novell, Inc. | Method and apparatus for analyzing networks |
5247626, | May 29 1990 | Intellectual Ventures I LLC | FDDI controller having flexible buffer management |
5361372, | Dec 27 1991 | ENTERASYS NETWORKS, INC | Memory management for data transmission networks |
5379381, | Aug 12 1991 | STRATUS COMPUTER, INC A CORPORATION OF MA | System using separate transfer circuits for performing different transfer operations respectively and scanning I/O devices status upon absence of both operations |
5400326, | Dec 22 1993 | International Business Machines Corporation | Network bridge |
5434872, | Jul 28 1992 | U S ETHERNET INNOVATIONS, LLC | Apparatus for automatic initiation of data transmission |
5457681, | Jun 05 1992 | Washington University; SBC Technology Resources, Inc. | ATM-Ethernet portal/concentrator |
5488724, | May 29 1990 | GLOBALFOUNDRIES Inc | Network controller with memory request and acknowledgement signals and a network adapter therewith |
5513320, | Apr 27 1990 | National Semiconductor Corporation | Transmit data descriptor structure in a media access control/host system interface that implements flexible transmit data descriptor structure unit |
5528587, | Jun 30 1993 | International Business Machines Corporation | Programmable high performance data communication adapter for high speed packet transmission networks |
5537413, | Aug 12 1988 | ENTERASYS NETWORKS, INC | Frame removal mechanism for token ring networks |
5568608, | Dec 14 1992 | Quantum Corporation | Method for protecting data in media recording peripheral devices |
5584010, | Nov 25 1988 | Mitsubishi Denki Kabushiki Kaisha | Direct memory access control device and method in a multiprocessor system accessing local and shared memory |
5611046, | Nov 18 1992 | Canon Kabushiki Kaisha | Method and apparatus for interfacing a peripheral to a local area network |
5612742, | Oct 19 1994 | Google Technology Holdings LLC | Method and apparatus for encoding and formatting data representing a video program to provide multiple overlapping presentations of the video program |
5614685, | Jun 27 1991 | Yamaha Corporation | Digital signal processor for musical tone synthesizers and the like |
5625842, | May 18 1988 | IXYS Intl Limited | System for the automatic transfer of message status in digital data communication |
5696989, | Jun 25 1990 | NEC Electronics Corporation | Microcomputer equipped with DMA controller allowed to continue to perform data transfer operations even after completion of a current data transfer operation |
5720770, | Oct 06 1995 | Pacesetter, Inc | Cardiac stimulation system with enhanced communication and control capability |
5732094, | Jul 28 1992 | U S ETHERNET INNOVATIONS, LLC | Method for automatic initiation of data transmission |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 18 2003 | Apple, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 04 2009 | ASPN: Payor Number Assigned. |
Nov 04 2009 | RMPN: Payer Number De-assigned. |
Date | Maintenance Schedule |
Nov 24 2012 | 4 years fee payment window open |
May 24 2013 | 6 months grace period start (w surcharge) |
Nov 24 2013 | patent expiry (for year 4) |
Nov 24 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 24 2016 | 8 years fee payment window open |
May 24 2017 | 6 months grace period start (w surcharge) |
Nov 24 2017 | patent expiry (for year 8) |
Nov 24 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 24 2020 | 12 years fee payment window open |
May 24 2021 | 6 months grace period start (w surcharge) |
Nov 24 2021 | patent expiry (for year 12) |
Nov 24 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |