A key switch signal recognition circuit including a plurality of key switch buttons, a plurality of key switch signal output lines, and a plurality of key switch button contact areas is disclosed. Each of the key switch contact areas includes a first wire set and a second wire set. The first wire set has at least one wire, and each wire of the first wire set has one end connected to a common line and an opposite end forming an open end. The second wire set has at least one wire respectively disposed in parallel to and electrically insulated from the wire of the first wire set. The wire of the second wire set is respectively connected to a key switch signal output line. When depressing one key switch button to touch the corresponding key switch button contact area, the electrically conductive element of the depressed key switch button electrically connects the first wire set and second wire set of the touched key switch contact area, causing the respective key switch signal output line to send a key switch signal corresponding to the depressed key switch button.
|
0. 15. A method comprising:
causing at least one of two or more key switch signal output lines to send a key switch signal in response to a depressed corresponding key switch button, wherein at least one of two or more contact areas corresponding to said two or more key switch buttons is connected to only one of said two or more key switch signal output lines, and wherein at least one of said two or more contact areas is connected to two or more key switch signal output lines;
receiving said key switch signal via at least one of two or more inputs of an AND gate connected to said two or more key switch signal output lines; and
outputting a triggering signal at least via an output of said AND gate if the key switch signal output line is at a logically high level.
0. 6. An apparatus comprising:
two or more key switch buttons;
two or more key switch signal output lines;
an AND gate having an output and a plurality of inputs respectively connected to said two or more key switch signal output lines; and
two or more contact areas corresponding to said two or more key switch buttons, said contact areas connected to at least one of said two or more key switch signal output lines, and configured to cause at least one of said two or more key switch signal output lines to send a key switch signal in response to a depressed corresponding key switch button, wherein at least one of said two or more contact areas is connected to only one of said two or more output lines, wherein at least one of said two or more contact areas is connected to two or more of said two or more output lines, and
wherein said AND gate is configured to output a triggering signal if the key switch signal output line of a corresponding contact area is at a logically high level.
0. 22. An apparatus comprising:
key switch signal output line means for sending a key switch signal;
key switch button means for switching said key switch signal output line means;
an AND gate means having an output and a plurality of inputs respectively for connecting to said key switch signal output line means; and
contact area means corresponding to said key switch button means, said contact area means connected to at least one of said key switch signal output line means, and said contact area means configured to cause at least one of said key switch signal output line means to send a key switch signal in response to a depressed corresponding key switch button means, wherein at least one of said contact area means is connected to only one of said key switch signal output line means, wherein at least one of said contact area means is connected to two or more of said key switch signal output line means, and
wherein said AND gate means is further configured to output a triggering signal if the key switch signal output line means of a corresponding contact area means is at a logically high level.
1. A key switch signal recognition circuit comprising:
a plurality of key switch buttons, said key switch buttons each provided with an electrically conductive element;
a plurality of key switch key signal output lines;
an AND gate having an output and a plurality of inputs respectively connected to said plurality of key switch key signal output lines; and
a plurality of contact areas arranged on a substrate corresponding to said key switch buttons, said contact areas each comprising a first wire set and a second wire set, said first wire set comprising at least one wire having one end connected to a common line and an opposite end forming an open end, said second wire set comprising at least one wire respectively disposed in parallel to and electrically insulated from the wire of said first wire set, the wire of said second wire set being respectively connected to the key switch signal output line which is selected subject to a predetermined bit encoding mode;
when one of said key switch buttons is depressed to touch the corresponding contact area, the electrically conductive element of the depressed key switch button electrically connects the first wire set and second wire set of the touched contact area, causing the respective key switch signal output line to send a key switch signal corresponding to the depressed key switch button, said output of said And AND gate outputting a triggering signal responsive to the key switch signal output line of a corresponding contact area is at a logically high level.
2. The key switch signal recognition circuit of
3. The key switch signal recognition circuit of
4. The key switch signal recognition circuit of
5. The key switch signal recognition circuit of
0. 7. The apparatus of
0. 8. The apparatus of
0. 9. The apparatus of
0. 10. The apparatus of
0. 11. The apparatus of
0. 12. The apparatus of
0. 13. The apparatus of
0. 14. The apparatus of
0. 16. The method of
0. 17. A method of
0. 18. The method of
0. 19. The method of
0. 20. The method of
0. 21. The key switch signal recognition circuit of
0. 23. The apparatus of
0. 24. The apparatus of
0. 25. The apparatus of
|
1. Field of the Invention
The present invention relates to a key switch signal recognition circuit, and more particularly to a simple circuit layout of key switch signal recognition circuit.
2. Description of the Prior Art
Key switch circuits are intensively used in office automation equipment, industrial instrument, electric and electronic consumers products, and electric home appliances to serve as input interface means between the user and the machine. According to the conventional key switch circuit designs, one key switch button is matched with one circuit loop. The key switch buttons can be switches, micro switches, and membrane switches.
FIG. 1 shows a prior art switch button type key switch signal recognition circuit including a number of key switches. According to this design, a number of key switch contact areas may be arranged on a substrate 10 such as a printed circuit board, and a number of key switch buttons 11 are suspended above the key switch contact area. Each key switch contact area is generally formed of two corresponding copper foil wires 12 and 13. One copper foil wire 12 is connected to a common point, such as a grounding terminal or a power source terminal. The other copper foil wire 13 is connected to a first connector 14. The pins of the first connector 14 are respectively connected through a cable 15 to a second connector 17 mounted on a circuit board 16. The second connector 17 of the circuit board 16 is further connected to a key switch signal reading interface 18 or a key switch signal processing circuit. According to this conventional key switch circuit design, a number of independent circuit loops are needed to transmit click signal from the key switch buttons, the cable 15 must have a number of wires, and the connectors 14 and 17 each must have a number of pins and one grounding wire. Further, when the numbers of the key switch button are changed, the model of the connector, the number of wires of the cable, and the number of pins of the key switch signal reading interface must be relatively changed.
In some key switch circuit designs, an encoder is used to achieve the object of using a limited number of wires to recognize a number of key switch buttons. However, the use of the encoder greatly increases the cost of the key switch circuit. Therefore, these conventional key switch circuit designs do not satisfy current market requirements. For example, in the design of a key switch circuit for a scanner, the factors of ease of use, highly expandability, less number of component parts, and lost cost must be taken into account.
Therefore, it is desirable to provide an improved key switch signal recognition circuit to mitigate and/or obviate the aforementioned problems.
Accordingly, the primary object of the present invention is to provide a key switch signal recognition circuit, which uses the architecture of a circuit layout to achieve accurate signal recognition of a number of key switch buttons, so that the number of key switch contact wires, the number of wires of the cable, and the number of pins of the related connector can be minimized.
It is another object of the present invention to provide a key switch signal recognition circuit, which uses a limited number of wires to achieve signal recognition of a number of key switch buttons. No signal encoder is required.
The present invention will be apparent to those skilled in the art by reading the following description of preferred embodiments thereof, with reference to the accompanying drawings, in which:
FIG. 1 illustrates a circuit diagram of a key switch signal recognition circuit according to the prior art;
FIG. 2 is an exploded view of a key switch signal recognition circuit according to the present invention;
FIG. 3 shows a circuit layout in accordance with a first embodiment of the present invention;
FIG. 4 is a cross sectional view of the key switch button taken along line 1—1 of FIG. 2;
FIG. 5 is a circuit layout of a second embodiment of the present invention;
FIG. 6 is a circuit layout of a third embodiment of the present invention, showing the key switch signal output lines respectively connected to an input of an AND gate; and
FIG. 7 is a circuit layout of a fourth embodiment of the present invention showing each of the key switch signal output lines is further connected with a debouncing circuit.
FIG. 2 is an exploded view of the key switch signal recognition circuit of the present invention. FIG. 3 shows the circuit layout in accordance with the first embodiment of the present invention. As illustrated, the key switch signal recognition circuit comprises for example seven key switch buttons 21˜27, and three keys witch key switch signal output lines B1˜B3.
Each key switch button is provided with an electrically conductive element. FIG. 4 is a cross sectional view of the key switch button, taken along line 1—1 of FIG. 2, showing that an electrically conductive element 210 is mounted at the bottom side of the key switch button 21. The electrically conductive element 210 is preferably made of electrically conductive rubber.
During installation, the key switch buttons 21˜27 are mounted in respective through holes 21a˜27a arranged on a frame 2 corresponding to respective contact areas 31˜37 arranged on a substrate 3 below the frame 2. A connector 4 is mounted on the substrate 3, having a set of pins respectively connected to the key switch signal output lines B1˜B3.
When clicking either of the key switch buttons 21˜27, the corresponding contact area of the substrate 3 is triggered to output a signal to the corresponding pin of the connector 4 through the key switch signal output line B1˜B3.
According to the present design, each contact area of the substrate comprises a first wire set and a second wire set. The first wire set comprises at least one wire. Each wire of the first wire set has one end connected to a common line. The other end of each wire of the first wire set is an open end. The second wire set comprises at least one wire respectively disposed in parallel to and electrically insulated from the at least one wire of the first wire set. The other end of each wire of the second wire set is respectively connected to an assigned bit line, which is selected subject to a bit encoding mode. The bit-encoding mode can be known BCD code or any suitable encoding format.
Therefore, when depressing one key switch button to touch the corresponding contact area, the respective electrically conductive element electrically connects the first wire set and second wire set of the touched contact area, causing the respective key switch signal output line to send a key switch signal corresponding to the depressed key switch button.
As illustrated in FIG. 3, the wires of the first wire set (left-sided wires) of the first contact area 31 are connected to a common line B0. The second wire set (the right-sided wires) of the first contact area 31 includes three wires respectively connected to key switch signal output lines B1, B2 and B3. The right side of the first wire set of the first contact area 31 is an open side. The left side of the second wire set of the first contact area 31 is also an open side. The wires of the first wire set of the first contact area 31 are disposed in parallel to and electrically insulated from the wires of the second wire set of the first contact area 31.
The wires of the first wire set (left-sided wires) of the second contact area 32 are connected to the aforesaid common line B0. The second wire set (the right-sided wires) of the second contact area 32 includes two wires respectively connected to the first, and second and third key switch signal output lines B1 and B2. The wires of the first wire set of the second contact area 32 are disposed in parallel to and electrically insulated from the wires of the second wire set of the second contact area 32.
The wires of the first wire set (left-sided wires) of the third contact area 33 are connected to the aforesaid common line B0. The second wire set (the right-sided wires) of the third contact area 33 includes two wires respectively connected to the first and third key switch signal output lines B1 and B3. The wires of the first wire set of the third contact area 33 are disposed in parallel to and electrically insulated from the wires of the second wire set of the third contact area 33.
The wires of the first wire set (left-sided wires) of the fourth contact area 34 are connected to the aforesaid common line B0. The second wire set (the right-sided wires) of the fourth contact areas 34 includes one wire connected to the first key switch signal output line B1. The wires of the first wire set of the fourth contact area 34 are disposed in parallel to and electrically insulated from the wires of the second wire set of the fourth contact area 34.
The wires of the first wire set (left-sided wires) of the fifth contact area 35 are connected to the aforesaid common line B0. The second wire set (the right-sided wires) of the fifth contact area 35 includes two wires respectively connected to the second and third key switch signal output lines B2 and B3. The wires of the first wire set of the fifth contact area 35 are disposed in parallel to and electrically insulated from the wires of the second wire set of the fifth contact area 35.
The wires of the first wire set (left-sided wires) of the sixth contact area 36 are connected to the aforesaid common line B0. The second wire set (the right-sided wires) of the sixth contact area 36 includes one wire connected to the second key switch signal output line B2. The wires of the first wire set of the sixth contact area 36 are disposed in parallel to and electrically insulated from the wires of the second wire set of the sixth contact area 36.
The wires of the first wire set (left-sided wires) of the seventh contact area 37 are connected to the aforesaid common line B0. The second wire set (the right-sided wires) of the seventh contact area 37 includes one wire connected to the third key switch signal output lines B3. The wires of the first wire set of the seventh contact area 37 are disposed in parallel to and electrically insulated from the wires of the second wire set of the seventh contact area 37.
Subject to the aforesaid circuit layout, a bit definition table illustrating the relation between the key switch buttons and the bit codes for the key switch signal recognition is obtained as shown in TABLE 1:
TABLE 1
Bit definition
Key switch
B1-bit
B2-bit
B3-bit
7
0
0
0
6
0
0
1
5
0
1
0
4
0
1
1
3
1
0
0
2
1
0
1
1
1
1
0
It is noted that the present invention requires only three bit lines (key switch signal output lines B1, B2, B3) for recognizing signals from the seven key switch buttons 21˜27 without the use of any encoding circuit or encoder.
In actual practice, the key switch signal output lines B1, B2 and B3 are connected to the respective pins of the connector 4, and the connector 4 is connected to a cable 5. According to the preferred embodiment of the present invention, the cable 5 comprises three signal lines and one grounding line. A second connector 6 is used to connect the cable 5 to a circuit board or signal-reading interface 7.
FIG. 5 shows a second embodiment of the present invention. According to this embodiment, the wires of the first wire set (left-sided wires) of the first contact area 31 are connected to the common line B0, the three wires of the second wire set (right-sided wires) of the first contact area 31 each has one end respectively connected to the first, second and third key switch signal output lines B1, B2 and B3 and an opposite end terminating in two parallel end portions B11 and B12 disposed in parallel to and electrically insulated from the wires of the first set of the first contact area 31.
FIG. 6 shows a third embodiment of the present invention. According to this embodiment, the first, second and third key switch signal output lines B1, B2 and B3 are respectively connected to the signal input end of a respective AND gate 51. The AND gate 51 is induced to output a triggering signal Sense to the key switch signal reading circuit (not shown) when the corresponding key switch signal output line B1, B2 or B3 is logically high.
FIG. 7 shows a fourth embodiment of the present invention. According to this embodiment, the first, second and third key switch signal output lines B1, B2 and B3 are respectively connected to respective debouncing circuits 91, 92 and 93 capable of preventing the respective key switch signal output line to output an unusable signal at the initial stage when the respective key switch button is depressed.
Although the present invention has been described with reference to the preferred embodiments, it is apparent to those skilled in the art that a variety of modifications and changes may be made without departing from the scope of the present invention which is intended to be defined by the appended claims.
Huang, Yin-Chun, Chiu, Chui-Kuei
Patent | Priority | Assignee | Title |
8766824, | Mar 12 2010 | FUJITSU CONNECTED TECHNOLOGIES LIMITED | Electronic apparatus and method of detecting input |
Patent | Priority | Assignee | Title |
3743797, | |||
4518951, | Jul 10 1981 | ITT Industries, Inc. | Integrated circuit for a keyboard of an electronic apparatus |
4567469, | Jan 14 1983 | POLYTEL CORP A CORP OF OK | Matrix keyboard |
4609792, | Mar 20 1985 | Coin Acceptors, Inc. | Encoding keyboard |
4673933, | Nov 14 1983 | AMI Semiconductor, Inc | Switch matrix encoding interface using common input/output parts |
5153590, | Feb 04 1991 | Motorola, Inc. | Keypad apparatus |
5534860, | May 02 1994 | MOTOROLA SOLUTIONS, INC | Multiple key array |
5831556, | Jun 06 1997 | ST Wireless SA | Pin-reduced low power keyboard scanner |
5900829, | Jul 23 1996 | MOTOROLA SOLUTIONS, INC | Method of and apparatus for detecting key actuations |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 11 2000 | CHIU, CHUI-KUEI | Umax Data Systems, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018119 | /0357 | |
Dec 11 2000 | HUANG, YIN-CHUN | Umax Data Systems, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018119 | /0357 | |
Jun 10 2005 | UMAX DATE SYSTEMS, INC | Veutron Corporation | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 018111 | /0782 | |
Jul 06 2005 | Veutron Corporation | Transpacific IP, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018110 | /0001 | |
Jun 18 2009 | Transpacific IP Ltd | Transpacific Systems, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023107 | /0267 | |
Feb 13 2013 | Transpacific Systems, LLC | TITUSVILLE CANAVERAL LLC | MERGER SEE DOCUMENT FOR DETAILS | 030628 | /0681 | |
Feb 14 2013 | TITUSVILLE CANAVERAL LLC | Intellectual Ventures I LLC | MERGER SEE DOCUMENT FOR DETAILS | 030639 | /0330 |
Date | Maintenance Fee Events |
Jun 22 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 24 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 01 2012 | 4 years fee payment window open |
Jun 01 2013 | 6 months grace period start (w surcharge) |
Dec 01 2013 | patent expiry (for year 4) |
Dec 01 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 01 2016 | 8 years fee payment window open |
Jun 01 2017 | 6 months grace period start (w surcharge) |
Dec 01 2017 | patent expiry (for year 8) |
Dec 01 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 01 2020 | 12 years fee payment window open |
Jun 01 2021 | 6 months grace period start (w surcharge) |
Dec 01 2021 | patent expiry (for year 12) |
Dec 01 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |