A method, apparatus, and system for controlling the voltage levels across capacitors coupled between a first node and a second node of an integrated circuit so that the voltage levels across these capacitors will not exceed the breakdown voltage limitation of these capacitors. The voltage level between the first and second nodes of the integrated circuit can vary from a second voltage level to a first voltage level when the integrated circuit transitions from a second power state to a first power state, respectively. A first capacitor and a second capacitor are connected in series between the first and second nodes of the integrated circuit forming a middle node between the first and second capacitors. The voltage level of the middle node is set to a third voltage level when the integrated circuit is placed in the first power state such that the voltage level between the first and middle nodes does not exceed the breakdown voltage of the first capacitor and the voltage level between the middle and second nodes does not exceed the breakdown voltage of the second capacitor.
|
0. 25. A method comprising:
connecting first and second capacitors between first and second nodes of an integrated circuit to form a middle node between the first and second capacitor; and
setting a voltage at the middle node to a first voltage level when the integrated circuit is in a first power state so that a voltage level between the first and middle nodes does not exceed a breakdown voltage of the first capacitor, and a voltage level between the middle and second nodes does not exceed a breakdown voltage of the second capacitor, the first and second power states corresponding to low and high power states, respectively.
1. A method of controlling the voltage levels across capacitors coupled between a first node and a second node of an integrated circuit so that the voltage levels across these the capacitors will do not exceed the breakdown voltage limitation of these capacitors, the voltage level between the first and second nodes varying from a second voltage level to a first voltage level when the integrated circuit transitions from a second power state to a first power state, the first power state corresponds to a low power state and the second power state corresponds to a high power state, the method comprising:
connecting in series a first capacitor and a second capacitor between the first and second nodes of the integrated circuit forming a middle node between the first and second capacitors; and
setting the voltage level of the middle node to a third voltage level when the integrated circuit is placed in the first power state such that the voltage level between the first and middle nodes does not exceed the breakdown voltage of the first capacitor and the voltage level between the middle and second nodes does not exceed the breakdown voltage of the second capacitor.
10. A method of controlling the voltage levels across capacitors coupled between a first node and a second node of an integrated circuit so that the voltage levels across these the capacitors will do not exceed the breakdown voltage limitation of these capacitors, the voltage level between the first and second nodes varying from a second voltage level to a first voltage level when the integrated circuit transitions from a second power state to a first power state, the method comprising:
connecting in series a first capacitor and a second capacitor between the first and second nodes of the integrated circuit forming a middle node between the first and second capacitors; and
setting the voltage level of the middle node to a third voltage level when the integrated circuit is placed in the first power state such that the voltage level between the first and middle nodes does not exceed the breakdown voltage of the first capacitor and the voltage level between the middle and second nodes does not exceed the breakdown voltage of the second capacitor, the third voltage level at the middle node corresponds to the voltage level at the first node when the integrated circuit is placed in the first power state.
18. A charge pump circuit including a plurality of pump stages being connected in series each having an input node and an output node, at least one of the pump stages comprising:
a switching transistor having a gate, a first terminal, and a second terminal, the first terminal being coupled to the input node of the respective pump stage and the second terminal being coupled to the output node of the respective pump stage;
a first capacitor having a first end and a second end, the first end of the first capacitor being coupled to the gate of the switching transistor;
a second capacitor having a first end and a second end, the first end of the second capacitor being coupled to the second end of the first capacitor forming a first intermediate node, the second end of the second capacitor being coupled to a first clock signal;
a third capacitor having a first end and a second end, the first end of the third capacitor being coupled to the output node of the respective pump stage; and
a fourth capacitor having a first end and a second end, the first end of the fourth capacitor being coupled to the first end of the third capacitor forming a second intermediate node, the second end of the fourth capacitor being coupled to a second clock signal
wherein the first and second intermediate nodes are set to a predetermined voltage level when the charge pump circuit is placed in a low power state.
22. A charge pump stage in a charge pump circuit, the charge pump stage comprising:
a first switching transistor having a gate, a first terminal and a second terminal, the first terminal being coupled to an input node of the charge pump stage, the second terminal being coupled to an output node of the charge pump stage;
at least two capacitors connected in series between the gate of the first switching transistor and a first clock signal forming a first intermediate node between the two capacitors;
at least two capacitors connected in series between the output node and a second clock signal forming a second intermediate node between the two capacitors;
a control device to connect the first and second intermediate nodes to a first voltage source when the charge pump circuit is in a first power state and to disconnect the first and second intermediate nodes from the first voltage source when the charge pump circuit is in a second power state;
a first diode having an input terminal and an output terminal, the input terminal being coupled to the first terminal of the first switching transistor and the output terminal being coupled to the gate of the first switching transistor; and
a second diode having an input terminal and an output terminal, the input terminal being coupled to the gate of the first transistor, the output terminal being coupled to the first terminal of the first switching transistor.
0. 34. A system comprising:
a phase generator to provide first and second clock signals;
an integrated circuit; and
a charge pump circuit including a pump stage having an input node and an output node, the output node providing power to the integrated circuit, at least one of the pump stages comprising: a switching transistor having a gate, a first terminal and a second terminal, the first terminal being coupled to the input node of the pump stage and the second terminal being coupled to the output node of the pump stage,
a first capacitor having a first end and a second end, the first end of the first capacitor being coupled to the gate of the switching transistor,
a second capacitor having a first end and a second end, the first end of the second capacitor being coupled to the second end of the first capacitor forming a first intermediate node set to a predetermined voltage level when the change pump circuit is placed in a low power state, the second end of the second capacitor being coupled to the phase generator to receive the first clock signal,
a third capacitor having a first end and a second end, the first end of the third capacitor being coupled to the output node of the pump stage, and
a fourth capacitor having a first end and a second end, the first end of the fourth capacitor being coupled to the first end of the third capacitor forming a second intermediate node set to the predetermined voltage level when the charge pump circuit is placed in the low power state, the second end of the fourth capacitor being coupled to the phase generator to receive the second clock signal.
15. In a charge pump having a plurality of pump stages connected in series, at least one of the pump stages including at least one node to be coupled to a corresponding clock signal via a capacitive device, the at least one node having a first voltage when the charge pump is in a first power state and a second voltage when the charge pump is in a second power state, a method of balancing the a voltage requirement at the at least one node with the stress limitation and die area of the capacitive device, the method comprising:
using a single capacitor of a first type as the capacitive device between the at least one node and the corresponding clock signal if the first voltage and the second voltage do not exceed the stress limitation of the single capacitor of the first type;
if the second voltage exceeds the stress limitation of the single capacitor of the first type, using a single capacitor of a second type as the capacitive device between the at least one node and the corresponding clock signal if the first voltage and the second voltage do not exceed the stress limitation of the single capacitor of the second type, the single capacitor of the second type having greater stress limitation and greater die area than the single capacitor of the first type; and
if the second voltage exceeds the stress limitation of the single capacitor of the second type, using two capacitors of the first type connected in series as the capacitive device between the at least one node and the corresponding clock signal if the first voltage and the second voltage do not exceed the combined stress limitation of the two capacitors of the first type; and
if the first voltage exceeds the combined stress limitation of the two capacitors of the first type, setting the middle node between the two capacitors of the first type to a third voltage level when the charge pump is in the first power state such that the voltage across each of the two capacitors does not exceed the stress limitation of the respective capacitor, the third voltage level at the middle node corresponds to the voltage level at the first node when the charge pump is placed in the first power state.
2. The method of
connecting the middle node to a voltage source corresponding to the third voltage level in response to a control signal indicating that the integrated circuit is placed in the first power state.
3. The method of
disconnecting the middle node from the voltage source in response to the control signal indicating that the integrated circuit is placed in the second power state.
4. The method of
5. The method of
turning on a switching device to connect the middle node to the voltage source.
6. The method of
turning off the switching device to disconnect the middle node from the voltage source.
8. The method of
9. The method of
11. The method of
12. The method of
13. The method of
16. The method of
connecting the middle node to a voltage source corresponding to the third voltage level via a switching device in response to a control signal indicating that the charge pump is placed in the first power state.
17. The method of
disconnecting the middle node from the voltage source corresponding to the third voltage level via the switching device in response to the control signal indicating that the charge pump is placed in the second power state.
19. The charge pump circuit of
20. The charge pump circuit of
21. The charge pump circuit of
23. The charge pump stage of
24. The charge pump stage of
0. 26. The method of
connecting the middle node to a voltage source corresponding to the first voltage level in response to a control signal indicating that the integrated circuit is placed in the first power state.
0. 27. The method of
disconnecting the middle node from the voltage source in response to the control signal indicating that the integrated circuit is placed in the second power state.
0. 28. The method of
0. 29. The method of
turning on a switching device to connect the middle node to the voltage source.
0. 30. The method of
turning off the switching device to disconnect the middle node from the voltage source.
0. 31. The method of
0. 32. The method of
0. 33. The method of
0. 35. The system of
0. 36. The system of
0. 37. The system of
|
The present invention relates to the voltage control in integrated circuits and devices. More specifically, the present invention relates to an apparatus, method, and system for controlling the voltage levels across the various capacitors used in integrated circuits so that the voltage levels across these capacitors do not exceed the stress limitation or breakdown voltage limitation of these capacitors.
As integrated circuits and systems continue to advance and become more complex, effective and efficient power and thermal management of the integrated circuits and systems have become more and more critical in circuit design and implementation. In order to reduce the power consumption in integrated circuits and systems, these circuits and systems have been designed to operate at lower voltage levels. For example, integrated circuits and systems have been designed to operate at voltage levels such as 5 volts, 3.3 volts, or less provided by the power supply. However, some components or circuitry in these integrated circuits or systems require higher voltages to operate or function. For instance, flash electrically erasable programmable read only (flash EEPROM) memory devices that are used in computers or systems typically require voltage levels that are higher than that provided by the power supply to perform various operations such as read, erase, or programming operations. In order to generate the voltage levels required by the flash memory that is higher than that provided by the power supply, charge pump circuits are typically used to generate a higher voltage level from a lower voltage level source. Charge pump circuits typically contain multiple pump stages that are used to increase a lower voltage input to a higher voltage output through incremental voltage increase at each stage. Each of the multiple pump stages in the charge pump circuits typically uses one or more capacitors for storing and transferring charge to the next pump stage in order to increase the voltage level from one stage to the next stage. However, the required voltage levels at some stages, especially the final stages of the charge pump circuit, can exceed the stress or breakdown voltage limitation of a single capacitor used for storing and transferring charge. If the stress or breakdown voltage limitation of the single capacitor is exceeded, the maximum voltage level generated at those pump stages will be limited. To overcome this problem, two or more capacitors can be connected in series to reduce the voltage across each of the capacitors. Connecting two or more capacitors in series is also referred to as the stacked capacitor configuration. However, using two or more capacitors connected in series increases the die area of the charge pump circuit. Therefore it is not desirable to use any more capacitors in the charge pump circuit than the number that is required for the circuit to function properly. Moreover, in many charge pump circuits, the output node of the charge pump circuit can be driven from one voltage level that is required for one type of flash memory operation to another voltage level that is required for another type of flash memory operation resulting in a total voltage sweep that is greater than the breakdown voltage of each capacitor connected in series. For example, an output node of a negative charge pump circuit can go all the way down to −15 volts when the negative charge pump is running to +11 volts when it stops and gets initialized to a proper internal signal. In this instance, the total voltage sweep is 26 volts, which can be greater than the total maximum voltage that can be endured by the two capacitors connected in series.
Accordingly, there exists a need to effectively and efficiently balance the performance requirements, the power usage requirements, and the die areas of the charge pump circuits so that the required output voltage can be achieved without exceeding the stress limits of the capacitors used in the charge pump circuits and without unnecessary increase in the die area.
A method, apparatus, and system for controlling the voltage levels across capacitors coupled between a first node and a second node of an integrated circuit so that the voltage levels across these capacitors will not exceed the breakdown voltage limitation of these capacitors. The voltage level between the first and second nodes of the integrated circuit can vary from a second voltage level to a first voltage level when the integrated circuit transitions from a second power state to a first power state, respectively. A first capacitor and a second capacitor are connected in series between the first and second nodes of the integrated circuit forming a middle node between the first and second capacitors. The voltage level of the middle node is set to a third voltage level when the integrated circuit is placed in the first power state such that the voltage level between the first and middle nodes does
The reciprocal of the equivalent capacitance of the capacitor C in
1/C=1/C1+1/C2
In one embodiment, the voltage V is preferably split equally across the two capacitors C1 and C2 to equalize the stress across each individual capacitor. Thus:
V1=V2=V/2
C1=C2=2C
For example, assuming that Vmax=−15 volts. It then follows that V1=V2=−7.5 volts.
As shown in
The embodiment shown in
As shown in
In one embodiment, when the charge pump circuit is running, both the NWELL and the DINITPCW are set to ground level to turn off the control transistors 643 and 645 thus disconnecting or isolating the intermediate nodes INIT1 and INIT2 from the voltage DINITPCW. In one embodiment, when the charge pump circuit is shut down, the NWELL and the DINITPCW are set to a positive voltage level causing the control transistors 643 and 645 to turn on thus connecting the intermediate nodes INIT1 and INIT2 to the DINITPCW voltage. In one embodiment, the DINITPCW is set to the same voltage level as the output node 691 when the charge pump circuit is shut down. By controlling the voltage level at the intermediate nodes INIT1 and INIT2 through the control transistors 643 and 645, the transient stress problem that would occur when the charge pump circuit transitions from one state (e.g., running) to another state (e.g., shut down) is solved.
V=V1+V2
Where V is the maximum voltage across the first and second nodes, V1 is the voltage across the first capacitor and V2 is the voltage across the second capacitor in the stacked capacitor configuration. In one embodiment, the first and second capacitors have the same capacitance and therefore V1=V2.
The method then proceeds from block 925 to block 929. At block 929, to prevent the transient stress that can occur when the integrated circuit transitions from a high power state (e.g., active, full power, running, etc.) to a low power state (e.g., shut down, powered off, standby, etc,) the middle node between the first and second capacitors connected in series is set to a control voltage level that is sufficient to reduce the transient stress when the integrated circuit transitions to the low power state. When the circuit is in the high power state (e.g., active), the middle node is disconnected or isolated from the control voltage level. In one embodiment, as described above, a control device such as a switching transistor can be used to connect the middle node to or disconnect the middle node from the control voltage level, based upon the particular power state of the integrated circuit. The method 900 then proceeds to end at block 991.
The invention has been described in conjunction with the preferred embodiment. It is evident that numerous alternatives, modifications, variations and uses will be apparent to those skilled in the art in light of the foregoing description.
Jungroth, Owen W., Ganesan, Ramkarthik
Patent | Priority | Assignee | Title |
11352287, | Nov 28 2012 | Vitro Flat Glass LLC | High strain point glass |
9491151, | Jan 07 2015 | eMemory Technology Inc. | Memory apparatus, charge pump circuit and voltage pumping method thereof |
9515548, | Mar 15 2013 | AAC TECHNOLOGIES PTE LTD | Charge pump systems and methods |
Patent | Priority | Assignee | Title |
4156838, | Jun 12 1978 | Control Concepts Corporation | Active filter circuit for transient suppression |
4679114, | Apr 09 1986 | Method and equipment for lightning protection through electric potential neutralization | |
5008799, | Apr 05 1990 | Cypress Semiconductor Corporation | Back-to-back capacitor charge pumps |
5059815, | Apr 05 1990 | Cypress Semiconductor Corporation | High voltage charge pumps with series capacitors |
5146394, | Jun 23 1989 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Fly back converter switching power supply device |
5301097, | Jun 10 1992 | Intel Corporation | Multi-staged charge-pump with staggered clock phases for providing high current capability |
5422586, | Sep 10 1993 | Intel Corporation | Apparatus for a two phase bootstrap charge pump |
5546031, | Jan 14 1992 | Sierra Semiconductor B.V. | Feed-back circuit for CMOS high voltage generator to program (E) eprom-memory cells |
5553030, | Sep 10 1993 | Intel Corporation | Method and apparatus for controlling the output voltage provided by a charge pump circuit |
5754476, | Oct 31 1995 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Negative charge pump circuit for electrically erasable semiconductor memory devices |
5969998, | Jul 02 1991 | Kabushiki Kaisha Toshiba | MOS semiconductor device with memory cells each having storage capacitor and transfer transistor |
5973979, | Feb 15 1996 | Cypress Semiconductor Corporation | Low supply voltage negative charge pump |
6084789, | Apr 24 1998 | NXP B V | Combined capacitive up/down converter |
EP772282, | |||
WO9628850, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 02 2003 | Intel Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 06 2013 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 13 2013 | 4 years fee payment window open |
Oct 13 2013 | 6 months grace period start (w surcharge) |
Apr 13 2014 | patent expiry (for year 4) |
Apr 13 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 13 2017 | 8 years fee payment window open |
Oct 13 2017 | 6 months grace period start (w surcharge) |
Apr 13 2018 | patent expiry (for year 8) |
Apr 13 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 13 2021 | 12 years fee payment window open |
Oct 13 2021 | 6 months grace period start (w surcharge) |
Apr 13 2022 | patent expiry (for year 12) |
Apr 13 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |