A method for forming a low dielectric constant insulator in a monolithic substrate and the dielectric formed by the method. The method includes formation and patterning of a mask on a silicon substrate followed by anisotropic etching of the silicon to provide a dense array of deep holes. Isotropic etching may be used to form a cavity beneath the dense array of holes and coupling to bottoms of the holes. Sides of the holes are then thermally oxidized. A conventional dielectric is then formed, sealing tops of the holes. The conventional dielectric is optionally densified. Conventional chemical-mechanical polishing then planarizes the dielectric and further conventional processing may be carried out on the wafer to form active circuitry together with passive components such as high Q inductors.

Patent
   RE41581
Priority
Jul 12 1999
Filed
Sep 08 2005
Issued
Aug 24 2010
Expiry
Jul 12 2019
Assg.orig
Entity
Small
3
25
all paid
3. A method for forming a subsurface cavity in a semiconductor substrate, comprising:
defining a surface region corresponding to the subsurface cavity;
forming a plurality of openings in the surface region to a first depth with a first etch step;
forming a dielectric layer in the plurality of openings;
providing etchant in a second etch step through the plurality of openings to form the subsurface cavity beneath the surface region; and
forming a dielectric layer on the surface region to seal the subsurface cavity.
6. A method for forming a device support structure in a semiconductor substrate comprising:
forming a pattern of openings in a region of the semiconductor substrate wherein an opening in the interior of the region is spaced substantially equidistant in all directions from adjacent openings;
forming an oxide layer in the pattern of openings to form an oxide lattice which corresponds to the device support structure; and
capping the oxide lattice to seal the pattern of openings.
0. 21. A method of forming a dielectric platform in a silicon substrate, wherein forming the dielectric platform comprises:
etching the silicon substrate to form a plurality of sidewalls having portions of the silicon substrate between the plurality of sidewalls, wherein the plurality of sidewalls extend from a surface of the silicon substrate into the silicon substrate a distance of at least about three microns and wherein each of the plurality of sidewalls is curved; and
oxidizing the sidewalls to convert substantially all of the portions of the silicon substrate between the sidewalls to silicon dioxide.
0. 11. A method, comprising:
forming a dielectric platform in a silicon substrate, wherein the forming of the dielectric platform comprises:
etching a silicon substrate to form a plurality of sidewalls having portions of the silicon substrate between the plurality of sidewalls, wherein the plurality of sidewalls extend from a surface of the silicon substrate into the silicon substrate a distance of at least about three microns; and
oxidizing the portions of the silicon substrate between the sidewalls to convert substantially all of the portions of the silicon substrate between the sidewalls to silicon dioxide; and
forming an active electrical component in an area of the silicon substrate adjacent to dielectric platform after the forming of the dielectric platform.
0. 1. A method for forming a dielectric platform in a silicon substrate comprising:
forming a mask on a top surface of the substrate;
etching an array of holes in the substrate using the mask, the holes each having a depth greater than a width of the holes, the width of the holes being less than two microns;
oxidizing sidewalls of the holes to provide a dielectric lattice, sidewalls of the holes being formed from silicon dioxide and having a thickness of less than one micron;
forming a subsurface cavity in the substrate beneath the dielectric lattice;
forming a seal at taps of the holes, sealing the holes and the subsurface cavity; and
planarizing a top surface of the seal using a chemical-mechanical polish.
0. 2. The method of claim 1 wherein planarizing includes planarizing the top surface of the seal to be coplanar with a top surface of the silicon substrate.
0. 4. The method of claim 3, wherein forming a dielectric layer comprises forming an oxide layer.
0. 5. The method of claim 3, wherein forming a dielectric layer comprises oxidizing at least portions of the semiconductor substrate.
7. The method of claim 6 further including planarizing a surface of the oxide lattice such that an upper surface of the oxide lattice is planar to a surface of the semiconductor substrate.
8. The method of claim 6 further including providing etchant through the pattern of openings to form a subsurface cavity in the semiconductor substrate.
9. The method of claim 6 including forming a device overlying the oxide lattice.
0. 10. The method of claim 3, further comprising oxidizing sidewalls of the plurality of openings and wherein forming a dielectric layer comprises forming an oxide layer using a TEOS process.
0. 12. The method of claim 11, wherein oxidizing the sidewalls includes oxidizing the sidewalls so that the dielectric constant of the dielectric platform is less than the dielectric constant of silicon dioxide.
0. 13. The method of claim 11, wherein a thickness of the silicon substrate between the plurality of sidewalls is between 0.1 to 0.4 [less than about one] micron.
0. 14. The method of claim 11, wherein forming the active electrical component includes forming a transistor and further comprising forming a passive electrical component over the dielectric platform.
0. 15. The method of claim 14, wherein forming a passive electrical component comprises forming an inductor, a capacitor, a resistor, or an interconnection over the dielectric platform.
0. 16. The method of claim 11, wherein etching the silicon substrate to form the plurality of sidewalls comprises etching the silicon substrate to form a plurality of openings, wherein the plurality of sidewalls are sidewalls of the plurality of openings.
0. 17. The method of claim 16, further comprising:
forming a subsurface cavity beneath the plurality of openings; and
depositing a dielectric material in the plurality of openings to form a plurality of voids in the dielectric platform, wherein the plurality of voids occupy in excess of 40% of the total volume of the dielectric platform.
0. 18. The method of claim 17, wherein depositing a dielectric material comprises depositing an oxide layer in the plurality of openings using a TEOS process.
0. 19. The method of claim 17, further comprising planarizing the dielectric material so that a top surface of the dielectric platform is substantially coplanar with a top surface of the silicon substrate.
0. 20. The method of claim 19, wherein planarizing comprises chemical-mechanical polishing the dielectric material.
0. 22. The method of claim 21, wherein oxidizing the sidewalls includes oxidizing the sidewalls so that the dielectric constant of the dielectric platform is less than the dielectric constant of silicon dioxide.
0. 23. The method of claim 21, wherein etching the silicon substrate to form the plurality of sidewalls comprises etching the silicon substrate to form a plurality of openings isolated from each other, wherein the plurality of sidewalls are sidewalls of the plurality of openings.
0. 24. The method of claim 23, further comprising depositing a dielectric material in the plurality of openings to seal the plurality of openings.
0. 25. The method of claim 24, wherein a thickness of the portions of the silicon substrate between the plurality of sidewalls is between 0.1 to 0.4 [less than about one] micron and wherein depositing a dielectric material comprises depositing an oxide layer in the plurality of openings using a TEOS process.

This application is a division, of application Ser. No. 09/351,714 filed Jul. 12, 1999 now U.S. Pat. No. 6,307,247.

1. Field of the Invention

This invention relates to a method of forming high quality factor passive components on silicon substrates.

More specifically, the present invention relates to formation of an etch mask on a silicon substrate and use of the etch mask to provide a low dielectric constant platform in the silicon substrate.

In a further and more specific aspect, the present invention relates to formation of a robust, high quality dielectric layer in a silicon substrate that is compatible with formation of active components to provide RF circuitry on the silicon substrate.

In another aspect, the present invention relates to formation of platforms suitable for carrying high speed digital busses.

2. Prior Art

In operation of RF integrated circuits, it is necessary to provide frequency-selective circuitry for filtering signals, amplifying selected signals with respect to other, unwanted signals and for other kinds of RF functions. As frequencies increase, the provision of frequency-selective components becomes more problematic, especially in monolithic form.

Various kinds of frequency selection components have been developed over the years. Some of these, such as crystals and SAWs, depend on mechanical resonances to provide frequency selectivity. These types of devices tend to be incompatible with silicon circuitry requirements for reasons having to do with materials engineering and also because these types of devices require different, and much more expensive, packaging than in typical for silicon circuitry.

As a result, much work has focused on attempts to provide LC frequency selection functions on silicon. However, especially the inductors tend to be difficult to form with high quality factor, also known as “Q”. Additionally, the kinds of inductors that have been made tend to require large areas on the resulting integrated circuit. Some systems opt for separately-packaged frequency selection components, with the result that parts count is increased.

In an article entitled “Integrated Passive Components in MCM-Si Technology and their Applications in RF-Systems” by J. Hartung, 1998 Intl. Conf. on Multichip Modules and High Density Packaging, IEEE Cat. No. 0-7803-4850-8/98 (Aug. '98), pp. 256-261, measured Qs and inductances for coils fabricated on silicon multichip modules are presented. In an article entitled “Applications for GaAs and Silicon Integrated Circuits in Next Generation Wireless Communication Systems” by L. M. Burns, IEEE JSSC, Vol. 30, No. 10, Oct. 1996, pp. 1088-1095, the demand for lightweight, portable communications products is addressed through monolithic integration of passive components in receivers and transmitters. These articles address system-level concerns that are met by combining separate circuits for the frequency selection functions.

Monolithic integration of inductors is also addressed in a variety of ways. For example, in an article entitled “Analysis, Design, and Optimization of Spiral Inductors and Transformers for Si RF IC's” by A. M. Niknejad and R. G. Meyer, IEEE JSSC Vol. 33, No. 10, Oct. '98, pp. 1470-1481, design rules are discussed and performance tradeoffs are analyzed for spiral inductors.

In “A 1.8 GHz Low-Phase-Noise Spiral-LC CMOS VCO” by J. Craninckx and M. Steyaert, IEEE Cat. No. 0-7803-3339-X 96 (1996), pp. 30-31, silicon and GaAs technologies are discussed. Monolithic spiral inductors that are formed on conductive substrates tend to have reduced Qs due to losses that are caused by ground currents being induced in the substrate beneath the spiral inductors.

Unfortunately, while GaAs substrates may be made to be semi-insulating, thereby reducing or substantially eliminating parasitic substrate currents, GaAs substrates are expensive. Additionally, many GaAs devices have higher standby power requirements than do silicon devices.

Silicon substrates are typically provided with a lightly doped epitaxial layer for formation of active components (e.g., transistors and the like). A more heavily doped substrate is usually employed to support the epitaxial layer and to provide a low resistance ground return path for components formed in the epitaxial layer. Additionally, a highly doped substrate aids in prevention of latch-up phenomena.

While the heavily doped substrate provides a ground return path for the active circuits, it also results in reduced coil Q and losses when coils are formed on insulating layers above the substrate. As a result, silicon substrates that have been prepared for formation of active components are poorly suited to formation of high Q inductors.

One approach to providing monolithic inductors having increased Qs is to form a thick dielectric layer on the substrate The inductors require a relatively thick dielectric layer in order to be adequately isolated from the conductive substrate. However, this results in a nonplanar surface, which interferes with photolithographic processes employed for definition of other circuit elements. Additionally, these dielectric layers tend to result in substantial stresses in the substrate, which can lead to bowing of the substrate and other problems.

It would be highly advantageous, therefore, to remedy the foregoing and other deficiencies inherent in the prior art.

Accordingly, it is an object of the present invention to provide improvements in masking for formation of high quality, thick dielectric layers in silicon substrates.

Another object of the present invention is the provision of an improved platform for formation of high speed digital busses on silicon substrates.

An additional object of the instant invention is the provision of an improved method and apparatus for providing thick dielectric layers on silicon substrates while preserving planarity of the substrate surface.

Moreover, an object of the instant invention is the provision of an improved method and apparatus for providing reduction in coil losses while preserving capability for formation of active components on a silicon substrate.

Still a further additional object of the present invention is to provide an improved process for forming passive components on silicon.

Still another object of the present invention is the provision of a method, system and apparatus for suppressing losses in coils that are monolithically cointegrated with other microelectronic components.

Yet still another object of the instant invention is the provision of a method for forming thick, planar, low dielectric constant, low loss dielectric layers in silicon substrates.

And a further object of the invention is to provide a method, system and apparatus for suppressing losses in monolithic inductors.

And still a further object of the invention is the provision of method and apparatus, according to the foregoing, which is intended to improve operation of inductors in monolithic silicon circuits.

Briefly stated, to achieve the desired objects of the instant invention in accordance with an aspect thereof, provided is a dielectric platform having a dielectric constant that is reduced below that of silicon dioxide and that is formed in a silicon substrate. The dielectric platform may be formed to have a depth of up to tens of microns. The dielectric platform may be coplanar or nearly coplanar with a surface of a silicon wafer, promoting subsequent formation of active circuitry using conventional techniques. As a result, high Q inductors may be realized together with conventional CMOS, bipolar or BiCMOS structures to form monolithic RF circuits.

The foregoing and further and more specific objects and advantages of the instant invention will become readily apparent to those skilled in the art from the following detailed description of preferred embodiments thereof taken in conjunction with the drawings in which:

FIG. 1 is a simplified plan view of a portion of an integrated circuit including an etch mask formed on a silicon substrate, in accordance with an embodiment of the instant invention;

FIG. 2 is a simplified and enlarged plan view of a portion of the dielectric platform shown in FIG. 1, in accordance with an embodiment of the instant invention;

FIG. 3 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate at another step in processing, in accordance with an embodiment of the present invention;

FIG. 4 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate at another step in processing, in accordance with an embodiment of the present invention;

FIG. 5 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate at another step in processing, in accordance with an embodiment of the present invention;

FIG. 6 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate at another step in processing, in accordance with an embodiment of the present invention;

FIG. 7 is a simplified and enlarged side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate at another step in processing, in accordance with an embodiment of the instant invention;

FIG. 8 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate at another step in processing, in accordance with an embodiment of the instant invention;

FIG. 9 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate at another step in processing, in accordance with an embodiment of the instant invention.

Turning now to the drawings, in which like reference characters indicate corresponding elements throughout the several views, attention is first directed to FIG. 1, which illustrates a simplified plan view of an embodiment of a dielectric platform, generally designated by the reference character 12, in accordance with an embodiment of the instant invention.

FIG. 1 is a simplified plan view of a portion of an integrated circuit showing dielectric platform 12 formed in a silicon substrate 10, in accordance with an embodiment of the instant invention. The substrate 10 includes one or more areas 11 that may be used to support active electrical components such as MOS and bipolar transistors, diodes, and the like. Active electronic components may be formed in the areas 11 using conventional CMOS, bipolar or BiCMOS processes. The dielectric platform 12 is outlined by a boundary 9 and the area 11 is outlined by a boundary 6. The dielectric platform 12 may be used to support passive electrical components such as interconnections, which may be formed from metals or doped polycrystalline silicon, for example.

The dielectric platform 12 may also be used to support inductors, such as spiral inductors, or thin film resistors, such as doped polycrystalline silicon or metal resistors. The platform 12 may also be used to support capacitors having two conductive plates separate by an insulating dielectric. The conductive plates may each be formed from metal, polycrystalline silicon or metal silicides. Examples include metal-insulator-metal, poly-insulator-metal, metal-silicide-insulator-metal, poly-insulator-metal silicide or poly-insulator-poly capacitors.

An advantage provided by the dielectric platform 12 is that passive components formed on the dielectric platform 12 have greatly reduced capacitance to the conductive silicon substrate 10. As a result, reduced amounts of electrical power are required in order to switch electrical signals in conductors and other components formed on the dielectric platform 12, such as high speed digital busses and interconnects.

Increased electrical Qs and increased operating frequencies are possible for passive components formed on the dielectric platform 12, as is discussed in the Annual Report 1998 of the Instut fur Halbleiter Physik (Prof. Abbas Ourmazed, IHP 15230, pp. 50-51). The approach described in this report provides improvements in coil Qs but also relies on long trenches that are subsequently oxidized to provide a thick dielectric having voids comprising only about 20% of the total volume of the dielectric. Further, these structures can result in substantial stresses being produced in the directions of the trenches.

It will be appreciated that while only one of the dielectric platforms 12 and areas 11 are shown in FIG. 1 for simplicity of illustration and ease of understanding, multiple examples of either may be formed on the substrate 10.

FIG. 2 is a simplified and enlarged plan view of a portion of the dielectric platform 12 shown in FIG. 1, in accordance with an embodiment of the instant invention. Within the boundary 9 of region 12, a mask 13 is formed that includes multiple openings 20. The openings 20 may have any shape, however, hexagonal openings 20 are shown in FIG. 2. In one embodiment, the mask 13 is formed by oxidizing a portion or all of the silicon substrate 10 followed by conventional photolithography and etching. One or more regions 7 may also be formed in portions of the mask 13.

In one embodiment, the openings 20 are formed to have a width, measured along section line 88, of between 0.5 and 2 microns. In one embodiment, the openings 20 are formed to have a width of about 1.2 microns and are separated by about 0.4 microns.

FIG. 3 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate 10 at another step in processing, in accordance with an embodiment of the present invention. FIG. 3 illustrates a mask layer 13 having openings 20 and cavities 21 formed by etching the silicon substrate 10 through the mask 13. In one embodiment, the cavities 21 are formed by conventional anisotropic plasma etching of the silicon substrate 10 to have a depth of between 1 and ten microns. In one embodiment, the cavities are etched to have a depth of about three microns. In one embodiment, the etching is carried out using high speed anisotropic etching in a HBr/HF3/He-O2 plasma.

In one embodiment, the mask 13 is formed by conventional oxidation of portions of the substrate 10, followed by conventional photolithography and etching, such as anisotropic plasma etching. In one embodiment, the mask 13 is formed to have a thickness of between 0.3 and 1.0 microns. In one embodiment, the mask 13 is formed to have a thickness of about 0.6 microns.

FIG. 4 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate 10 at another step in processing, in accordance with an embodiment of the present invention. A conventional isotropic etch of the silicon substrate 10 has been employed to enlarge the cavities 21 and to reduce the thickness of the sidewalls separating the cavities. In one embodiment, the sidewalls are etched to have a thickness of about 0.2 microns. In one embodiment, the sidewalls are etched to have a thickness of between 0.1 and 0.4 microns.

FIG. 5 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate 10 at another step in processing, in accordance with an embodiment of the present invention. A conventional oxidation has been employed to oxidize all exposed silicon surfaces in the cavities 21, and the mask 13 has increased in thickness to form a mask 14. In one embodiment, the oxidation has been carried out to form an oxide layer 14. In one embodiment, the sidewalls have been oxidized to provide an oxide 14′ having a thickness of between 0.01 to 0.2 microns. In one embodiment, the sidewalls have been oxidized to provide an oxide 14′ having a thickness of about 0.1 micron.

FIG. 6 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate 10 at another step in processing, in accordance with an embodiment of the present invention. A conventional anisotropic plasma etch is used to remove the oxide layer 14′ from bottoms of the cavities 21 but not from sidewalls of the cavities 21.

A conventional silicon etch is used to remove silicon from beneath the cavities 21 to provide one or more cavities 200. In one embodiment, the silicon etch is a high speed plasma etch having predominantly anisotropic characteristics. In one embodiment, alternating between isotropic etching and anisotropic etching completes the cavity 200. In one embodiment, one or more pillars 17 are formed within the cavity 200 beneath the region 7. In one embodiment, the cavity 200 is formed to have a depth of between 2 and 15 microns, and the increase in width is between 0.2 and 0.7 microns. In one embodiment, the cavity 200 is formed to have a depth of about 5 microns, and the increase in width is about 0.5 microns. As a result of these etches, a suspended lattice 15 comprised of silicon and a silicon based dielectric is formed above the cavity 200.

FIG. 7 is a simplified and enlarged side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate 10 at another step in processing, in accordance with an embodiment of the instant invention. A conventional thermal oxidation has been used to provide a silicon dioxide layer 15′ on all exposed silicon surfaces and to convert the suspended lattice 18 to silicon dioxide 15. As a result of the oxidation, the openings 20 have a reduced width. In one embodiment, the openings 20 have a width of about 1.16 microns and the silicon dioxide separating the openings 20 has a width of about 0.44 microns. In one embodiment, the oxide 15′ has a thickness of about 0.22 microns. In one embodiment, the oxides 15 and 15′ are conventional silicon oxynitride layers.

FIG. 8 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate 10 at another step in processing, in accordance with an embodiment of the instant invention. A layer 55 has been formed to fill all or most of the openings 20. The layer 55 may seal the openings 20 and isolate the cavity 200 from potential contamination. The layer 55 may be formed using CVD or gas deposition techniques.

In one embodiment, a conventional TEOS process may be used to deposit an oxide layer 55. It will be appreciated that formation of the layer 55 may result in some deposition of silicon dioxide within the cavity 200, however, significant improvements in relative dielectric constant and in parasitic capacitance to the substrate may still be provided. Conventional TEOS processes include heating of the substrate 10 in a partial vacuum, resulting in a partial vacuum or gaseous dielectric in the cavity 200 after the TEOS layer 55 seals the openings 20.

In one embodiment, the oxide layer 55 has been formed to a thickness of about 1.1 microns. The TEOS oxide layer 55 is formed and seals the cavity 200, resulting in a continuous oxide layer 55 at and slightly beneath the surface of the silicon substrate 10, filling tops of the cavities 21 and sealing them. In one embodiment, the cavity 200 includes a gaseous dielectric.

FIG. 9 is a simplified side view, in section, taken along section lines 88 of FIG. 2, of a silicon substrate 10 at another step in processing, in accordance with an embodiment of the instant invention. A conventional chemical-mechanical polish has been used to provide planarized regions 56 on the top surface of the silicon substrate 10 and to remove some or most of the TEOS oxide layer 55 from the regions 11 that will be employed in subsequent processing to provide active electronic components, as discussed above.

As a result, the planarized region 56 completes a dielectric platform that includes a cavity 200 in the conductive silicon substrate 10. The dielectric constant of the composite structure is greatly reduced compared to, e.g., what would be provided by a thick, predominantly solid dielectric layer. Additionally, reduced stress is induced in the silicon substrate 10 compared to thick dielectric layers or to dielectric layers prepared using etched trenches followed by oxidation, because the dielectric platform does not include long portions formed from oxide and does include substantial volumes that are not occupied by solids having thermal coefficients of expansion differing from that of the silicon substrate 10.

In one embodiment, the dielectric platform includes voids occupying in excess of 40% of the total volume prior to TEOS deposition. This results in an effective dielectric constant reduction of about 30%, from an εR of about 3.9 to an effective εR of about 2.74. In one embodiment, the dielectric platform includes voids occupying in excess of 50% of the total volume prior to TEOS deposition. This results in an effective dielectric constant reduction of about 39%, from an εR of about 3.9 to an effective εR of about 2.39. Formation of cavity 200 results in further reductions of the effective dielectric constant. In one embodiment, assuming a depth of about three microns for the silicon dioxide lattice 18 and a depth of about five microns for the cavity 200, an effective dielectric constant εR of about 1.81 is provided over a depth of about 8 microns. As a result, passive elements formed on top of the layer 56 of the dielectric platform 12 have sharply reduced parasitic capacitances to the substrate 10.

Traditional integrated circuits employ relative thin (e.g., less than one micron) dielectric layers for isolation of passive components and busses from the substrate. In comparison, the dielectric platform 12 of the present invention is capable of providing a substantially thicker dielectric. Additionally, the dielectric platform 12 may be formed to have a reduced dielectric constant relative to conventional dielectric layers. As a result, the effective dielectric constant of the dielectric platform 12 is reduced by both the reduced effective dielectric constant and the increased thickness. In one embodiment, the effective dielectric constant for capacitance between passive components formed on the surface 56 of the dielectric platform 12 and the substrate 10 is reduced by a factor of between one and two orders of magnitude over that of conventional dielectric layers. As a result, parasitic capacitance to the substrate is greatly reduced and losses due to substrate resistance are also dramatically reduced. The amount of current needed to switch the electrical state of conductors formed on the dielectric platform 12 is also dramatically reduced, reducing power requirements for integrated circuits formed using the dielectric platform 12.

For example, conventional CMOS and bipolar integrated circuits may be formed in areas adjacent to the dielectric platform 12, and these circuits may be coupled to and employ passive components such as spiral inductors, microstrip transmission lines and the like that are formed on the planar surface of the dielectric platform 12. Separating the planar surface from the silicon substrate 10 allows higher Qs to be realized for these passive components.

The foregoing detailed description of the instant invention for the purposes of explanation have been particularly directed toward formation of a dielectric platform allowing high Q inductors to be formed on silicon wafers together with transistors and other microelectronic components.

It will be appreciated that the need for thick, monolithic dielectric films has been described along with methods for meeting that need. A novel low dielectric constant insulator has been described that finds application in RF integrated circuits and in formation of interconnections for high speed digital circuits. The dielectric platform 12 also provides a substantial reduction in noise induced in the substrate 10 and coupled from the substrate 10 to other components due to switching transients. It will be appreciated that improvements in processing techniques may enable formation of dielectric platforms having smaller dimensions and thicknesses than have been described herein without departing from the scope of the appended claims.

Various changes and modifications to the embodiment herein chosen for purposes of illustration will readily occur to those skilled in the art. For example, the depth of the openings in the silicon substrate may be chosen as may be desired for a specific application To the extent that such modifications and variations do not depart from the spirit of the invention, they are intended to be included within the scope thereof which is assessed only by a fair interpretation of the following claims.

Having fully described the invention in such clear and concise terms as to enable those skilled in the art to understand and practice the same,

Davies, Robert Bruce

Patent Priority Assignee Title
10283249, Sep 30 2016 International Business Machines Corporation Method for fabricating a magnetic material stack
10943732, Sep 30 2016 International Business Machines Corporation Magnetic material stack and magnetic inductor structure fabricated with surface roughness control
11205541, Sep 30 2016 International Business Machines Corporation Method for fabricating a magnetic material stack
Patent Priority Assignee Title
4888300, Nov 07 1985 National Semiconductor Corporation Submerged wall isolation of silicon islands
5126817, Oct 13 1989 SHIBAURA ENGINEERING WORKS CO , LTD Dielectrically isolated structure for use in soi-type semiconductor device
5207866, Jan 17 1991 Freescale Semiconductor, Inc Anisotropic single crystal silicon etching solution and method
5208167, Sep 30 1991 Rohm Co., Ltd. Method for producing SOI substrate
5254491, Sep 23 1991 Freescale Semiconductor, Inc Method of making a semiconductor device having improved frequency response
5308786, Sep 27 1993 COLLAGEN AESTHETICS Trench isolation for both large and small areas by means of silicon nodules after metal etching
5478773, Apr 28 1994 Apple Inc Method of making an electronic device having an integrated inductor
5519250, May 31 1994 Reliability of metal leads in high speed LSI semiconductors using both dummy leads and thermoconductive layers
5539241, Jan 29 1993 The Regents of the University of California Monolithic passive component
5640041, Feb 14 1994 United Microelectronics Corporation Stress relaxation in dielectric before metallization
5753961, Aug 03 1994 Kabushiki Kaisha Toshiba Trench isolation structures for a semiconductor device
5792706, Jun 05 1996 GLOBALFOUNDRIES Inc Interlevel dielectric with air gaps to reduce permitivity
5846849, Sep 27 1994 Cornell Research Foundation, Inc. Microstructure and single mask, single-crystal process for fabrication thereof
5869880, Mar 13 1996 GLOBALFOUNDRIES Inc Structure and fabrication method for stackable, air-gap-containing low epsilon dielectric layers
6033959, Jan 09 1998 United Microelectronics Corp. Method of fabricating a multiple T-gate MOSFET device
6180995, May 06 1999 HANGER SOLUTIONS, LLC Integrated passive devices with reduced parasitic substrate capacitance
6207494, Dec 29 1994 Polaris Innovations Limited Isolation collar nitride liner for DRAM process improvement
6232171, Jan 11 1999 ProMOS Technology, Inc.; Mosel Vitelic Inc.; Siemens AG Technique of bottle-shaped deep trench formation
6265741, Apr 06 1998 Polaris Innovations Limited Trench capacitor with epi buried layer
6489652, Nov 11 1995 Fairchild Korea Semiconductor Ltd Trench DMOS device having a high breakdown resistance
EP488344,
GB2156149,
JP130724,
JP5343320,
WO104955,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jul 31 2015DAVIES, ROBERT BSTANOWSKI, DAVID RICHARDASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0362300143 pdf
Date Maintenance Fee Events
Oct 05 2010M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Sep 26 2014LTOS: Pat Holder Claims Small Entity Status.
Apr 17 2015REM: Maintenance Fee Reminder Mailed.
Aug 29 2015M2553: Payment of Maintenance Fee, 12th Yr, Small Entity.
Aug 29 2015M2556: 11.5 yr surcharge- late pmt w/in 6 mo, Small Entity.


Date Maintenance Schedule
Aug 24 20134 years fee payment window open
Feb 24 20146 months grace period start (w surcharge)
Aug 24 2014patent expiry (for year 4)
Aug 24 20162 years to revive unintentionally abandoned end. (for year 4)
Aug 24 20178 years fee payment window open
Feb 24 20186 months grace period start (w surcharge)
Aug 24 2018patent expiry (for year 8)
Aug 24 20202 years to revive unintentionally abandoned end. (for year 8)
Aug 24 202112 years fee payment window open
Feb 24 20226 months grace period start (w surcharge)
Aug 24 2022patent expiry (for year 12)
Aug 24 20242 years to revive unintentionally abandoned end. (for year 12)