A driver stage consisting of an n channel fet and a P channel fet are mounted in the same package as the main power fet. The power fet is mounted on a lead frame and the driver fets are mounted variously on a separate pad of the lead frame or on the main fet or on the lead frame terminals. All electrodes are interconnected within the package by mounting on common conductive surfaces or by wire bonding. The drivers are connected to define either an inverting or non-inverting drive.
|
0. 18. A power mosfet with an integrated P channel driver fet and an n channel driver fet in a common package; said common package comprising
a lead frame that includes a plurality of terminals and a conductive support having extending terminals; said power mosfet having a drain electrode fixed to said conductive support; said P channel and n channel driver fets having respective gate, source and drain electrodes, one of said source or drain electrodes of each of said driver fets connected at a node to define a series totem pole arrangement with the others of said source or drain electrodes of each of said driver fets at the outer ends of said totem pole; the outer ends of said totem pole circuit connected to a Vcc terminal and a ground terminal respectively; and
a driver input control terminal coupled to said gate electrodes of said P and n channel driver fets; said power mosfet having a source electrode connected to said ground terminal; said node between said n and P channel driver fets connected to the gate electrode of said power mosfet; and a single, common insulation housing enclosing said power mosfet, said conductive support and said n and P channel driver fets; said extending terminals including a drain terminal which is connected to said power mosfet drain electrode, and said plurality of terminals including said ground terminal and said Vcc terminal.
1. A power mosfet with an integrated P channel driver fet and an n channel driver fet in a common package; said common package comprising a lead frame that includes a plurality of terminals and a conductive support having extending terminals; said power mosfet having a drain electrode fixed to said conductive support; said P channel and n channel driver fets having respective gate, source and drain electrodes, one of said source or drain electrodes of each of said driver fets connected at a node to define a series totem pole arrangement with the others of said source or drain electrodes of each of said driver fets at the outer ends of said totem pole; the outer ends of said totem pole circuit connected to a Vcc terminal and a ground terminal respectively; and a driver input control terminal connected to said gate electrodes of said P and n channel driver fets; said power mosfet having a source electrode connected to said ground terminal; said node between said n and P channel drivers driver fets connected to the gate electrode of said power mosfet; and a single, common insulation housing enclosing said power mosfet, said conductive support and said n and P channel driver fets; said extending terminals including a drain terminal which is connected to said power mosfet drain electrode, and said plurality of terminals including said ground terminal, said Vcc terminal and said driver input control terminal.
0. 2. The device of
3. The device of
0. 4. The device of
5. The device of
0. 6. The device of
7. The device of claim 2 1, wherein one of said P and n channel driver fets is mounted on one of said plurality of terminals.
8. The device of
0. 9. The device of
10. The device of claim 2 1, wherein said lead frame has first and second insulated pads; said power mosfet supported on said first pad; at least one of said P and n channel driver fets mounted on said second pad.
11. The device of
12. The device of
0. 13. The device of
14. The device of
15. The device of
0. 16. The device of
17. The device of
|
This application claims the benefit of U.S. Provisional Application No. 60/288,193, filed May 2, 2001.
This invention relates to semiconductor devices and more specifically relates to a power MOSFET device with driver FETs integrated into or copacked with the same package to provide drive current to the gate circuit of the power MOSFET.
Power MOSFETs frequently require a high gate current pulse for their operation. For example, circuits containing control or synchronous power MOSFETs frequently require a high gate pulse current for their operation. As a specific example, high frequency dc to dc converters such as synchronous buck converters are operated in the region of 3 MHz and above, at breakdown voltages of about 30 volts and below. The gate driver current ig for the control and synchronous MOSFETs of those circuits is determined, approximately by:
ig=Qg/tON
For a typical SO-8 packaged device such as the IRF7811W made by the International Rectifier Corporation, the gate charge Qg required to turn on the MOSFET is in the region of 14nC. If the MOSFET turn on time tON is limited to 10 ns, the switching current can therefore be of the order 1.4A. This poses a problem for control ICs where capability to deliver this current level is not economically viable, given manufacturing complexity versus chip area required.
Solving this problem has typically been addressed by the addition of separate driver ICs placed in circuit between the control IC and the MOSFETs. As switching frequencies increase, the layout related circuit efficiency of this approach reduces, and the parasitic inductances caused by the distance between the separate components cause higher losses during switching.
A driver stage is placed inside the MOSFET package, and the driver current requirement can therefore be reduced to that of two small driver FETs. The total active area of these devices is approximately ¼ that of the main FET/switch. The input drive current will therefore, be reduced by similar proportions thereby enabling the driver devices to be driven directly by the control IC, removing the need for discrete driver ICs. In one embodiment of the invention, the internal driver stage uses two separate MOSFET chips in a totem pole configuration. This minimizes the wafer level manufacturing complexity for providing the desired function. The small driver chips can also be integrated with one another, or into the main chip.
The three devices, the main MOSFET and the two smaller driver MOSFETs, when discrete chips, may be copacked in standard small footprint plastic encapsulated packages, such as the well known TSSOP, SOIC, or MLP packages.
A single input line 23 from a suitable driver integrated circuit (Driver I/P) is connected to gates G2 and G3 of MOSFETs 2 and 3 respectively. The sources S2 and S3 of FETS 2 and 3 respectively are connected to a common node and to G1 of MOSFET 1. Input power terminal I/P and output power terminal O/P are connected as shown with respect to ground GND. An optional resistor 24 may be connected as shown.
In a typical embodiment, the N channel power switch or MOSFET 1 may be a die having an area of 70×102 mils with an RDSON less than about 14 mohm. The P channel gate driver FET 2 may also have a dimension of about 31×29 mils and an RDSON of less about 140 mohm. The N-channel driver MOSFET may have a dimension of 29×31 mils or less and an RDSON of 140 mohm Resistor 24 may be about 50 ohm and acts to ensure that the gate of MOSFET 1 is pulled down to ground when the driver I/P reaches ground. Without this, an offset voltage equivilent roughly to that of the P-channel driver FET threshold voltage may appear at G1. This could trigger a false switching of MOSFET 1. Alternatively, the threshold voltage of FETs 1 and 2 may be selected so that Vgsth is greater than that of Vgsch 2. Other die sizes and ratings can be used as desired for a particular application.
Thereafter, wirebonds are formed between bond pads on die 1, 2 and 3 and the pins GND/S1 and IN (23) in order to form the connections of the circuit of FIG. 1. The bond wires may be gold although, in larger die packages, aluminum could also be used. Copperstrap or ribbon bonding technologies could also be used. The gate pads of digital switches 2 and 3 may be enlarged to allow use of two wire bonds.
Following the wirebond process the subassembly is encapsulated in an insulating housing (e.g. mold compound). Subsequent processes follow the conventional process route for SOIC, TSSOP or MLP packages, depending on which packaging technology is adopted. In the case of SOIC packaging, the coplanar terminals D1, S1, Vcc and IN extend out of the encapsulant as shown in FIG. 2.
The previous
Thus, the circuit of
Device package designs for the circuit of
Referring to
Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein.
Pavier, Mark, Amali, Adam, Kinzer, Daniel, Sammon, Tim
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5084753, | Jan 23 1989 | Analog Devices, Inc. | Packaging for multiple chips on a single leadframe |
5289061, | Aug 27 1991 | Elpida Memory, Inc | Output gate for a semiconductor IC |
5313095, | Apr 17 1992 | Mitsubishi Denki Kabushiki Kaisha | Multiple-chip semiconductor device and a method of manufacturing the same |
5792676, | Oct 03 1995 | Mitsubishi Denki Kabushiki Kaisha | Method of fabricating power semiconductor device and lead frame |
5814884, | Mar 18 1997 | INTELLECTUAL DISCOVERY CO , LTD | Commonly housed diverse semiconductor die |
6066890, | Nov 13 1995 | Siliconix Incorporated | Separate circuit devices in an intra-package configuration and assembly techniques |
6133632, | Oct 04 1996 | INTELLECTUAL DISCOVERY CO , LTD | Commonly housed diverse semiconductor die |
6388319, | May 25 1999 | Infineon Technologies Americas Corp | Three commonly housed diverse semiconductor dice |
6448643, | May 24 2000 | Infineon Technologies Americas Corp | Three commonly housed diverse semiconductor dice |
20010012189, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 15 2005 | International Rectifier Corporation | (assignment on the face of the patent) | / | |||
Oct 01 2015 | International Rectifier Corporation | Infineon Technologies Americas Corp | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 046612 | /0968 |
Date | Maintenance Fee Events |
Jan 18 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 15 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 21 2013 | 4 years fee payment window open |
Mar 21 2014 | 6 months grace period start (w surcharge) |
Sep 21 2014 | patent expiry (for year 4) |
Sep 21 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 21 2017 | 8 years fee payment window open |
Mar 21 2018 | 6 months grace period start (w surcharge) |
Sep 21 2018 | patent expiry (for year 8) |
Sep 21 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 21 2021 | 12 years fee payment window open |
Mar 21 2022 | 6 months grace period start (w surcharge) |
Sep 21 2022 | patent expiry (for year 12) |
Sep 21 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |