A controllably alternating buck mode dc-DC converter conducts cycle by cycle analysis of the direction of inductor current flow to decide whether to operate in synchronous buck mode or standard buck mode for the next successive cycle. For each cycle of the pwm waveform controlling the buck mode dc-DC converter, a mode control circuit examines and latches data representative of the direction of inductor current flow relative to the chargeable battery. If the inductor current flow is positive, a decision is made to operate in synchronous buck mode for the next pwm cycle, which allows positive current to charge the battery; if the inductor current drops to zero, a decision is made to operate the converter in standard buck mode for the next pwm cycle, so as to prevent current from flowing out of the battery and boosting the system bus.
|
0. 34. A controller for a buck mode dc-dc converter comprised of an upper switching stage and a lower switching stage coupled in series between an input voltage terminal adapted to receive an input voltage, and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage, said controller comprising:
a storage device which is operative to store information representative of the direction of inductor current flow for one or more cycles including an ith cycle of said first pwm waveform; and
a logic circuit coupled to said storage device and said lower switching stage and being operative to selectively cause said buck mode dc-dc converter to operate in one of synchronous buck mode and standard buck mode for an (i+I)th cycle of said first pwm waveform, based upon said information stored by said storage device.
14. A controller for a buck mode dc-DC converter comprised of an upper switching stage and a lower switching stage having controlled current flow paths therethrough coupled between an input voltage terminal adapted to receive an input voltage, and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage, said controller comprising:
a storage device which is operative to store information representative of the direction of inductor current flow for one or more cycles including an ith cycle of said first pwm waveform; and
a logic circuit coupled to said storage device and said lower switching stage and being operative to selectively cause said buck mode dc-DC converter to operate in one of synchronous buck mode and standard buck mode for an (i+1)th cycle of said first pwm waveform, based upon said information stored by said storage device.
0. 28. A method of operating a buck mode dc-dc converter comprised of an upper switching stage and a lower switching stage coupled in series between an input voltage terminal adapted to receive an input voltage, and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage, said method comprising the steps of:
(a) in response to a positive inductor current flow from said common node to said output port at the end of each of one or more cycles including a respective ith cycle of said first pwm waveform, coupling said second pwm waveform to said lower control terminal of said lower switching stage during an (i+1)th cycle of said first pwm waveform, thereby causing said buck mode dc-dc converter to operate in synchronous buck mode for the (i+1)th cycle of said first pwm waveform; and
(b) in response to inductor current dropping to approximately zero during said one or more cycles including said respective ith cycle of said first pwm waveform, causing said buck mode dc-dc converter to operate in standard buck mode for the (i+1)th cycle of said first pwm waveform.
0. 41. A controllably alternating buck mode dc-dc converter comprising:
an upper switching stage and a lower switching stage coupled in series between an input voltage terminal adapted to receive an input voltage and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage; and
a lower switching stage controller, which is operative,
in response to an inductor current flow of at least an output current threshold from said common node to said output port during an ith cycle of said first pwm waveform, to allow said second pwm waveform to be applied to said lower control terminal of said lower switching stage during the (i+1)th cycle of said first pwm waveform, and thereby cause said buck mode dc-dc converter to operate in synchronous buck mode for the (i+1)th cycle of said first pwm waveform, and
in response to inductor current being approximately zero during said one or more cycles including said respective ith cycle of said first pwm waveform, to cause said buck mode dc-dc converter to operate in standard buck mode for the (i+1)th cycle of said first pwm waveform.
0. 21. A controllably alternating buck mode dc-dc converter comprising:
an upper switching stage and a lower switching stage coupled in series between an input voltage terminal adapted to receive an input voltage and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage; and
a lower switching stage controller, which is operative,
in response to a positive inductor current flow from said common node to said output port at the end of one or more cycles including a respective ith cycle of said first pwm waveform, to allow said second pwm waveform to be applied to said lower control terminal of said lower switching stage during the (i+1)th cycle of said first pwm waveform, and thereby cause said buck mode dc-dc converter to operate in synchronous buck mode for the (i+1)th cycle of said first pwm waveform, and
in response to inductor current dropping to approximately zero during said one or more cycles including said respective ith cycle of said first pwm waveform, to cause said buck mode dc-dc converter to operate in standard buck mode for the (i+1)th cycle of said first pwm waveform.
0. 42. A controllably alternating buck mode dc-dc converter comprising:
an upper switching stage and a lower switching stage coupled in series between an input voltage terminal adapted to receive an input voltage and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage; and
a lower switching stage controller, which is operative,
in response to a signal related to the inductor current flow above a first threshold from said common node to said output port during an ith cycle of said first pwm waveform, to allow said second pwm waveform to be applied to said lower control terminal of said lower switching stage during the (i+1)th cycle of said first pwm waveform, and thereby cause said buck mode dc-dc converter to operate in synchronous buck mode for the (i+1)th cycle of said first pwm waveform, and
in response to the signal related to inductor current below a second threshold during said one or more cycles including said respective ith cycle of said first pwm waveform, to cause said buck mode dc-dc converter to operate in standard buck mode for the (i+1)th cycle of said first pwm waveform.
8. A method of operating a buck mode dc-DC converter comprised of an upper switching stage and a lower switching stage having controlled current flow paths therethrough coupled between an input voltage terminal adapted to receive an input voltage, and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage, said method comprising the steps of:
(a) in response to a positive inductor current flow from said common node to said output port at the end of each of one or more cycles including a respective ith cycle of said first pwm waveform, coupling said second pwm waveform to said lower control terminal of said lower switching stage during an (i+1)th cycle of said first pwm waveform, thereby causing said buck mode dc-DC converter to operate in synchronous buck mode for the (i+1)th cycle of said first pwm waveform; and
(b) in response to inductor current dropping to zero during said one or more cycles including said respective ith cycle of said first pwm waveform, producing diode emulation of said lower switching stage during the (i+1)th cycle of said first pwm waveform, thereby causing said buck mode dc-DC converter to operate in standard buck mode for the (i+1)th cycle of said first pwm waveform.
1. A controllably alternating buck mode dc-DC converter comprising:
an upper switching stage and a lower switching stage having controlled current flow paths therethrough coupled between an input voltage terminal adapted to receive an input voltage, and a reference voltage terminal adapted to receive a reference voltage, a common node between said upper switching stage and said lower switching stage being coupled through an output inductor to an output port for charging a battery, said upper switching stage having an upper control terminal to which a first pulse width modulation (pwm) waveform is applied for controlling the conduction and non-conduction of said upper switching stage, and wherein said lower switching stage has a lower control terminal to which a second pwm waveform, referenced to said first pwm waveform, is selectively applied for controlling the conduction and non-conduction of said lower switching stage; and
a lower switching stage controller, which is operative,
in response to a positive inductor current flow from said common node to said output port at the end of one or more cycles including a respective ith cycle of said first pwm waveform, to allow said second pwm waveform to be applied to said lower control terminal of said lower switching stage during the (i+1)th cycle of said first pwm waveform, and thereby cause said buck mode dc-DC converter to operate in synchronous buck mode for the (i+1)th cycle of said first pwm waveform, and
in response to inductor current dropping to zero during said one or more cycles including said respective ith cycle of said first pwm waveform, to cause diode emulation of said lower switching stage during the (i+1)th cycle of said first pwm waveform, and thereby cause said buck mode dc-DC converter to operate in standard buck mode for the (i+1)th cycle of said first pwm waveform.
2. The dc-DC converter according to
3. The dc-DC converter according to
a phase detector having inputs thereof coupled across the current flow path through said second switching stage, and an output coupled to a logic circuit,
a flip-flop having an input coupled to said output of said phase detector, a clock input coupled to receive said first pwm waveform, and an output coupled to said logic circuit,
said logic circuit being coupled to receive said first pwm waveform and having an output coupled to said lower control terminal of said lower switching stage.
4. The dc-DC converter according to
5. The dc-DC converter according to
6. The dc-DC converter according to
7. The dc-DC converter according to
9. The method according to
10. The method according to
11. The method according to
12. The method according to
13. The method according to
15. The controller according to
16. The controller according to
17. The controller according to
18. The controller according to
19. The controller according to
20. The controller according to
0. 22. The dc-dc converter according to
0. 23. The dc-dc converter according to
a phase detector having inputs thereof coupled across the current flow path through said second switching stage, and an output coupled to a logic circuit,
a flip-flop having an input coupled to said output of said phase detector, a clock input coupled to receive said first pwm waveform, and an output coupled to said logic circuit,
said logic circuit being coupled to receive said first pwm waveform and having an output coupled to said lower control terminal of said lower switching stage.
0. 24. The dc-dc converter according to
0. 25. The dc-dc converter according to
0. 26. The dc-dc converter according to
0. 27. The dc-dc converter according to
0. 29. The method according to
0. 30. The method according to
0. 31. The method according to
0. 32. The method according to
0. 33. The method according to
0. 35. The controller according to
0. 36. The controller according to
0. 37. The controller according to
0. 38. The controller according to
0. 39. The controller according to
0. 40. The controller according to
|
The present application claims the benefit of now abandoned U.S. patent application Ser. No. 60/591,203, filed Jul. 26, 2004, by Eric Solie et al, entitled: “Method to Prevent Boosting the System Bus When Charging the Battery,” assigned to the assignee of the present application and the disclosure of which is incorporated herein.
The present invention relates in general to power supply systems and subsystems thereof, and is particularly directed to a method and apparatus for controllably switching the operation of a buck mode DC-DC converter between synchronous buck mode and standard buck mode in a manner that is effective to prevent boosting the voltage of the system bus in the course of the buck mode converter charging a battery.
For this purpose, an upper controlled switch or MOSFET 21 and a lower controlled switch or MOSFET 23 have their source-drain paths coupled in series between the system bus 10 and the reference voltage bus 14. The gates of these two MOSFETs are adapted to be driven by respective (complementary) pulse width modulation (PWM) signals supplied thereto by a PWM controller. The common or phase node 25 between the upper MOSFET or UFET 21 and the lower MOSFET or LFET 23 is coupled by way of an inductor 27 to an output node 29 to which the battery 16, referenced to the ground bus 14, is coupled. In addition, a capacitor 33 is coupled between output node 29 and the ground reference bus 14.
Now although the use of a synchronous buck mode DC-DC converter architecture provides a relatively efficient mechanism for charging the battery, its operation can lead to the delivery of a negative or reverse current from the battery charger onto the system supply bus 10, thereby increasing the system bus voltage to unsafe levels that may damage downstream system components. Such a flow of negative current can result from a number of events, such as, but not limited to, soft starting the charger, inserting the battery, and removing the adapter voltage. In these events, the charger is operating open loop with a duty cycle that is lower than the closed loop duty cycle. It is possible to boost the system bus, if negative inductor current is flowing, namely, away from the battery opposite the direction of the arrow A, which shows the direction of positive inductor current flow into the battery, and when the system bus load is low (i.e., the powered system, such as a laptop computer is off and the battery is being charged). Current boosting into the system bus cannot go into the AC-DC adapter (as it is not designed to sink current), or be used by the load (which is turned off), so that the system bus voltage rises.
The mechanism through which negative current makes its way to the system bus is as follows. When the UFET 21 is turned off and the LFET 23 is turned on, the current in inductor 27 will decrease to zero and then become negative, and current will begin to flow from the battery through the inductor 27 in the negative direction, and down through the LFET to the return bus or ground. This is the current loop through which current will flow when the LFET 23 is on. When the LFET is turned off, the current that has built up in the inductor 27 cannot go through the LFET, and instead flows through the body diode of the UFET 21 to the supply bus 10, thereby undesirably boosting the supply bus voltage, typically by a value on the order of several or more volts—high enough to damage loads connected to the system bus.
To address this problem, designers of synchronous buck mode DC-DC converters have commonly employed a mechanism, known as diode emulation, which causes the LFET to behave as though it were a diode. In this diode emulation mode, the direction of current flow through the LFET is monitored. As long as current is flowing in the positive direction (from the source to the drain) the LFET 23 is allowed to be turned on. However, if the current reaches zero or goes negative, then the lower FET is turned off. This effectively makes the lower FET emulate a diode, in that the LFET allows positive current to flow through it (upwardly from the source to the drain and out through the inductor in the positive direction), but blocks current in the opposite or negative direction, in that no current is allowed to flow through the LFET in the drain-to-source direction, once the current reaches a zero value.
A reduced complexity schematic of a conventional circuit for implementing this diode-emulation control function is shown diagrammatically in
The operation of the circuit of
A voltage representative of the inductor current is produced by the on-resistance of the LFET 23 and value of the negative inductor current flowing from the drain to the source of LFET 23. Because the source of LFET 23 is connected to ground, then when the current is positive—flowing from source to drain—the voltage at the phase node is actually below ground, as shown at 313, referenced above. Once the voltage at the phase node has increased to zero volts, at time 314, the output of the phase comparator 40 changes state and, via NOR gate 45, turns off the LFET 23, so that the LFET will act as a diode for negative inductor current.
The waveforms of
As shown in
The positive inductor current being supplied by LFET 23 flows from its source, which is at ground potential, to its drain, which is at a phase node voltage negative with respect to ground. When the inductor current reaches zero amps (0 A) at time 413, one would like to turn off the LFET 23. However, due to the use of the delay/blanking interval 414, the inductor current is not being monitored, so that no turn off signal is applied to the gate of the LFET 23. Instead, the inductor current continues to decrease well below zero amps, as shown at 415. Finally, at the end of the blanking interval, the output of the phase comparator 40, which has detected that Vd>Vs, is allowed to indicate that negative inductor current has been detected, and the LFET 23 is turned off. This is shown in
When the LFET 23 turns off, the phase node 25 will go from zero volts to a diode drop above Vin, so that the body diode of UFET 21 is conducting. With both UFET 21 and LFET 23 now turned off, the negative polarity inductor current begins to ramp up towards zero amps, as shown at 416. During this transition, the negative inductor current is flowing through the body diode of the UFET 21. Eventually, at 417, the ramping up negative current reaches zero amps and the cycle described above repeats.
An examination of the inductor current waveform 410 reveals that the average inductor current is negative, as shown by broken lines 418. This means that an average negative current is being supplied by the battery into the system bus—placing the system bus 10 at an undesirably high voltage value. It will be readily appreciated, therefore, that within the blanking interval 414 a fairly large negative inductor current is realized. If the battery voltage is relatively high and the value L of the inductor 27 is relatively low, then di/dt is relatively large; namely, the inductor current reaches a relatively large negative value within a relatively small window of time. One way to mitigate against this effect is to reduce the blanking interval. However, doing so creates the risk that the phase comparator will trigger on a ringing edge rather than on a true zero-crossing ramp, as described above with reference to FIG. 3. As pointed out above, the ringing is due to the parasitic capacitance of the phase node and the value of the inductance. The blanking interval must be kept sufficiently wide to allow the ringing voltage at the phase node to subside. However, doing so means that there will be a fairly substantial average negative inductor current presented to the system bus, which is the problem to be solved.
Pursuant to the present invention, shortcomings of prior art synchronous buck mode-based battery chargers, including those described above with reference to
To this end, the memory augmentation of the buck mode DC-DC converter circuit of
The flip-flop monitors the output of phase comparator on the rising edge of the PWM waveform, which serves as the clock (CK) input to the flip-flop. The flip-flop latches the state of the phase comparator and uses this stored information for the next PWM cycle. If, on the rising edge of the PWM waveform, the phase comparator indicates that the inductor current is positive (into the battery), the LFET is allowed to turn on. Namely, where the inductor current is positive, the drain of the LFET will be below ground; therefore, the output of the phase comparator goes low (‘0’), which is clocked into the flip-flop, so that the Q output of flip-flop goes low. As a consequence, two of the three inputs to the NOR gate are low, so that the NOR gate will be effectively controlled by its remaining input, which is the PWM waveform. Therefore, in response to a low-to-high transition in the PWM waveform, the output of the NOR gate goes low, so that the LFET will be turned off. Until the next rising edge of the PWM waveform, the Q output of flip-flop will remain low for an entire PWM period. Since the Q output of the flip-flop is low, the next time the PWM waveform goes low, all inputs to the NOR gate will be low, so that the output of the NOR gate will be high (‘1’), thereby turning on the LFET, so that the converter operates in synchronous buck mode.
If, on the other hand, on the rising edge of the PWM waveform, the inductor current has dropped to zero, then the drain of the LFET will be positive (above ground). As a result, the output of the phase comparator will be high. This high (‘1’) state is clocked into the flip-flop on the rising edge of the PWM waveform, so that the Q output of the flip-flop is high (‘1’). Since a high on any input of the NOR gate will force its output low, the low output of the NOR gate will now force the LFET to be turned off for the entire period. In this condition, the LFET behaves as a diode, so that the converter operates as a standard buck mode converter.
Attention is now directed to
When operating in standard buck mode, LFET 23 is held off, so that only its body diode participates in the operation of the circuit. Namely, when the Q output of flip-flop 60 is such as to hold LFET 23 turned off, the converter is effectively configured as a standard buck mode converter having a PWM controlled UFET 21 and a diode LFET 23. Since, in this mode, the LFET operates as a diode, inductor current is prevented from going negative, since the body diode of the LFET will effectively block negative current flow. Therefore, even if, as in waveform diagram of
The function of the flip-flop 60 is to monitor the output of phase comparator 40 on the rising edge of the PWM waveform, which serves as the clock (CK) input to the flip-flop. The flip-flop stores or remembers the state of the phase comparator and uses this stored information for the next PWM cycle. The phase comparator is used to indicate in what direction inductor current is flowing. Namely, if, on the rising edge of the PWM waveform, phase comparator 40 indicates that the inductor current is positive (in the direction of arrow A into the battery), LFET 23 is allowed to turn on.
As pointed out above, if the inductor current is positive, the drain of LFET 23 is below ground; therefore, in response to a negative polarity voltage applied to the non-inverting (+) input 41, the output of phase comparator 40 goes low (‘0’). This low or ‘0’, in turn, is clocked into the D input of flip-flop 60, so that the Q output of flip-flop 60 goes low. As a consequence, the bottom two inputs 45-1 and 45-2 to NOR gate 45 are low, so that the controlling input to NOR gate 45 will be the PWM waveform, which is applied to input 45-3. By virtue of its NOR function, gate 45 will produce a ‘0’ at its output if any of its inputs is a high or ‘1’, and will produce a ‘1’ at its output, only if all of its inputs are low (‘0’s).
Thus, in response to a low-to-high transition in the PWM waveform, which is applied to input 45-3 of NOR gate 45, the output of NOR gate 45 will be low, so that the LFET 23 will be turned off. Until the next rising edge of the PWM waveform, the Q output of flip-flop 60 will remain low for an entire PWM period. Since the Q output of flip-flop 60 is low, the next time PWM goes low, all of the inputs to the NOR gate 60 will be low, so that the output of the NOR gate will be high (‘1’), thereby turning on LFET 23, so that the converter operates in synchronous buck mode.
If, on the other hand, on the rising edge of the PWM waveform, the inductor current has dropped to zero, then the drain of LFET 23 will be positive (above ground). As a result, the output of the phase comparator 40 will be high. This high (‘1’) state is clocked into the D input of flip-flop 60 on the rising edge of the PWM waveform, so that the Q output of flip-flop 60 is high (‘1’). As pointed out above, a high on any input of NOR gate 45 will force its output low. Therefore, in this state, the output of NOR gate 45 will force LFET 23 to be turned off for the entire period. In this condition, LFET 23 behaves as a diode, so that the converter operates as a standard buck mode converter.
The manner in which the memory function of flip-flop 60 is used to selectively switch the converter between standard buck mode and synchronous buck node may be readily understood with reference to
Referring now to
As can be seen from an examination of the left hand side of the inductor current waveform 620, during synchronous buck mode, the inductor current has a positive value. Waveform 630, which represents the voltage at the phase node 25, shows the phase node voltage transitioning to Vin at 631, when the UFET 21 is turned on by the PWM pulse 601 in the waveform 600, and then dropping at 632 to a prescribed voltage value below ground (e.g., on the order of −50 mV), when the UFET 21 is turned off and LFET 23 is turned on. Thereafter, as shown at 633, the phase node voltage gradually ramps up towards ground (zero volts) as the inductor current 622 decays.
The bottom waveform 640 shows the state of the Q output of the D flip-flop 60 during this time. As described above, during synchronous buck mode, the low output of phase comparator 40 is clocked into D flip-flop 60 and its Q output remains low for a complete cycle. Since the Q output of flip-flop 60 is low, the next time PWM goes low, all of the inputs to the NOR gate 60 will be low, so that the output of the NOR gate will be high (‘1’), thereby turning on LFET 23, and the converter operates in synchronous buck mode.
Referring again to the upper PWM waveform 600, at the rising edge 602-1 of the second PWM pulse 602, UFET 21 is again turned on, and at the falling edge 602-2 of PWM pulse 602, which corresponds to the rising edge 612-1 of pulse 612 of the drive waveform 610 (LG) to the gate of LFET 23, UFET 21 is turned off, and LFET 23 is turned on. Namely, still being in synchronous buck mode, the PWM drive to LFET 23 is complementary to the PWM drive to UFET 21.
In the inductor current waveform 620, the inductor current continues to incrementally ramp down toward zero amps; there is another increasing ramp 623 in inductor current during the high state of the PWM pulse 602, and a decreasing ramp 624 in inductor current during the high state of the LG pulse 612. During the high state of the PWM pulse 602, the phase node voltage is again at the input voltage Vin, as shown at 634, as UFET 21 is turned on by pulse 602 in the PWM waveform 600, and then drops at 635 to a voltage value below ground (e.g., on the order of −25 mV), when the UFET 21 is turned off and LFET 23 is turned on. As shown at 636, the phase node voltage gradually ramps up towards ground (zero volts) as the inductor current 624 decays.
During the high state of the LG pulse 612, the inductor current has a decreasing ramp 624. However, unlike the previous cycle, rather than being at a positive current value when the next PWM pulse is asserted, ramp 624 reaches zero at time 625 prior to the next PWM pulse 603. As described above, in accordance with the operation of the converter of
At the rising edge 603-1 of the next PWM pulse 603, the high (‘1’) output of phase comparator 40 will be clocked into flip-flop 60, so that its Q output goes high, as shown at 641 of waveform 640, which represents the Q state of flip-flop 60, and holds LFET 23 off. UFET 21 is turned on by the rising edge 603-1 of PWM pulse 603, so that the phase node voltage rises to Vin, as shown at 639; in addition, the inductor current begins ramping up, as shown by increasing ramp portion 626 of inductor current waveform 620. Next, on the falling edge 603-2 of PWM pulse 603, since the Q output of flip-flop 60 is high, LFET 23 is prevented from turning on. As a result, the LG waveform 610 remains low, so that when UFET 21 turns off at 603-2, positive inductor current will flow through the LFET 23 body diode and pull the drain of the LFET one diode drop below ground. The phase node voltage therefore drops to a value on the order of −700 mV, as shown at 650 in the phase node voltage waveform 630, as current is flowing from the source to the drain of LFET 23.
In response to the falling edge 603-2 of PWM pulse 603, UFET 21 is turned off and inductor current begins to ramp down toward zero, as shown at 627 in the inductor current waveform 620. When the inductor current reaches zero at 628, the phase node voltage will rise, as shown as 651 in phase node voltage waveform 630. When the phase node voltage rises above zero volts, the body diode of LFET 23 will block current, therefore the inductor current will stop decreasing and will stay at zero amps. The phase node voltage will then ring up to the output voltage level as shown at 652 of phase node voltage waveform 630.
In standard buck mode operation, when UFET 21 is turned on (by a rising edge in the PWM waveform), inductor current is positive and rises; then, when the UFET 21 is turned off (as the PWM waveform transitions low), current will flow through the body diode of the LFET 23 until the inductor current reaches zero, at which time the phase node voltage will rise to the value of Vout or the battery voltage. There is no current flowing through the inductor, therefore no voltage drop across the inductor, so that the phase node voltage equals Vout.
On the next rising edge of the PWM waveform, namely, the rising edge 604-1 of PWM pulse 604, with the phase node voltage being very positive (Vout), the output of phase comparator 40 is high, which again gets clocked into the flip-flop 60 maintaining its Q output high, and forcing the output of NOR gate 45 to remain low (‘0’), so that the LFET 23 is maintained off, thus sustaining standard buck mode operation at low current for the next cycle of the PWM waveform. This operation is repeated for each PWM cycle, so that the mode in which the converter is to operate is determined on a cycle by cycle basis on the rising edge of each PWM pulse.
From the foregoing it will be appreciated that the state of the Q output of flip-flop 60 defines the mode of operation of the converter. If the Q output is low, the converter operates in synchronous buck mode allowing the LFET 23 to be turned on; if the Q output is high, the converter operates in standard buck mode, wherein LFET 23 is maintained off.
Attention is now directed to
With the converter initially operating in standard buck mode, then, on the rising edges of the first two PWM pulse 701 and 702 of PWM waveform 700 when UFET 21 is turned on, the phase node voltage is at Vout, which means that the output of phase comparator 40 will be high (‘1’). This high output of the phase comparator is clocked into flip-flop 60, so that its Q output is high, forcing the output of NOR gate 45 to be low, and thereby maintaining the gate drive LG to LFET 23 low so, as shown at the low portion 711 of waveform 710, and keeping LFET 23 turned off, as described above, in connection with the standard buck mode operation of FIG. 6.
During the on times of the PWM pulses, UFET 21 is turned on, so that inductor current ramps up from zero amps as shown at 721 and 722 in inductor current waveform 720. When UFET 21 is turned off in response to the high-to-low transitions of the pulses 701 and 702 in the PWM waveform, the inductor current gradually ramps down through the body diode toward zero, as shown at 723 and 724. This pulls the phase node a body diode below ground (e.g., on the order of −700 mV) as shown at 731 and 732 in waveform 730. Because of the body diode, the slope of the decrease in inductor current is proportional to the sum of the output voltage Vout and the body diode voltage drop Vbe.
At rising edge 703-1 of PWM pulse 703, the positive inductor current has not yet decreased to zero amps, as shown at 725, and the phase node 25 is still a body diode voltage drop (−700 mV) less than zero volts. Since this voltage is coupled to the non-inverting (+) input 41 of the phase comparator 40, the output of the phase comparator goes low. This low output is applied to the D input of flip-flop 60, and is clocked into the flip-flop 60 on the rising edge 703-1 of PWM pulse 703. The Q output of flip-flop 60 is now low, as shown at transition 741 in the flip-flop Q waveform 740, so that inputs 45-2 and 45-1 to NOR gate 45 are both low.
This represents a transition from standard buck mode to synchronous buck mode. NOR gate input 45-3 is high, due to the high state of PWM pulse 703. The falling edge 703-2 of PWM pulse 703 causes all inputs to the NOR gate 45 to be low, so that the output of NOR gate 45 goes high, whereby the control waveform 710 applied to the gate of LFET 23 goes high, as shown at 712 in waveform 710, turning on LFET 23. The operation of the converter now proceeds as described above with reference to
As shown in the phase node voltage waveform 730, the phase node voltage ramps up slowly, but is still negative (e.g., on the order of −10 mV), due to the drop across the on-resistance of the LFET 23. Since the inductor current is positive, the phase node voltage is slightly negative; with the phase node voltage being negative, a low is repetitively clocked out from the phase comparator 45 into the D input of flip-flop 60, so that its Q output is low (‘0’), whereby inputs 45-2 and 45-1 to NOR gate 45 remain low. This allows the change in state of the PWM input 45-3 to repetitively turn on LFET 23 during the low state of the PWM waveform.
The point at which a transition occurs between the two operational modes (synchronous buck mode and standard buck mode) of the converter of
V=Ldi/dt,
ti then,
(Vi−Vout)/L=2Io/dT=2Io/(T(Vo/Vi)).
Solving for Io,
Io=(1−(Vout/Vi))Vo(T/2L).
It should be noted that in the course of transitioning from standard buck mode to synchronous buck mode, it is not possible to have negative inductor current. As noted above, the present invention prevents the flow of negative inductor current by discriminating between positive inductor current and ‘tending’ toward negative or ‘zero’ inductor current. If positive inductor current is flowing, the phase node voltage is one body diode drop (Vbe) below ground (e.g., −700 mV); for zero inductor current, the phase node voltage is equal to Vout.
When the converter is operating in standard buck mode, the slope of the falling ramp of the inductor current, namely di/dt, is equal to −(Vout+Vbe)/L, where L is the inductance of inductor 27, since LFET 23 has a body diode drop across it, as described above. When the converter is operating in synchronous buck mode, LFET 23 is no longer a diode, but is essentially shorted out, so that the Vbe term goes to zero. This changes the slope di/dt of the falling ramp to −Vout/L.
As will be appreciated from the foregoing description, drawbacks of a conventional synchronous buck mode-based battery charger of the type described above with reference to
It may be noted that an alternative methodology of the present invention involves an examination of more than one cycle of the waveform before switching the operational mode. As a non-limiting example, a decision could be made to switch modes after having three consecutive readings each of which indicates that a mode switch should be effected.
While we have shown and described an embodiment in accordance with the present invention, it is to be understood that the same is not limited thereto but is susceptible to numerous changes and modifications as known to a person skilled in the art. We therefore do not wish to be limited to the details shown and described herein, but intend to cover all such changes and modifications as are obvious to one of ordinary skill in the art.
Jochum, Thomas A., Solie, Eric Magne
Patent | Priority | Assignee | Title |
10498229, | Jun 03 2016 | INTERSIL AMERICAS LLC | Method and circuitry to soft start high power charge pumps |
8450990, | Aug 16 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dynamic control loop for switching regulators |
9356535, | Aug 14 2013 | STMICROELECTRONICS INTERNATIONAL N V | Control method for rectifier of switching converters |
9698693, | Nov 21 2014 | Silergy Semiconductor Technology (Hangzhou) LTD | Control circuit, control method and switch-type converter |
9825524, | Aug 16 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dynamic control loop for switching regulators |
Patent | Priority | Assignee | Title |
6366070, | Jul 12 2001 | Analog Devices, Inc. | Switching voltage regulator with dual modulation control scheme |
6580258, | Mar 23 1993 | Analog Devices International Unlimited Company | Control circuit and method for maintaining high efficiency over broad current ranges in a switching regulator circuit |
6812676, | Jul 08 2002 | Texas Instruments Incorporated | DC-DC converter and controller for DC-DC converter |
6979985, | Jun 07 2002 | Renesas Electronics Corporation; NEC Electronics Corporation | Switching power supply device and switching power supply system |
7042203, | Jun 04 2002 | III Holdings 6, LLC | DC-DC converter |
7170197, | Feb 17 2004 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Switching power supply controller with built-in supply switching |
7245113, | May 21 2004 | INTERSIL AMERICAS LLC | High light load efficiency synchronous buck regulator with pulse skipping control |
7498791, | Jul 13 2006 | GLOBAL MIXED-MODE TECHNOLOGY INC | Reverse current preventing circuit and method |
20050258814, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 23 2005 | SOLIE, ERIC MAGNE | Intersil Americas Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022882 | /0107 | |
Jun 20 2005 | JOCHUM, THOMAS A | Intersil Americas Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022882 | /0107 | |
Jun 26 2009 | Intersil Americas Inc. | (assignment on the face of the patent) | / | |||
Apr 27 2010 | D2Audio Corporation | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | Elantec Semiconductor, Inc | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | Intersil Americas Inc | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | KENET, INC | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | ZILKER LABS, INC | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | QUELLAN, INC | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | INTERSIL COMMUNICATIONS, INC | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | Techwell, INC | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | Intersil Corporation | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Apr 27 2010 | PLANET ATE, INC | MORGAN STANLEY & CO INCORPORATED | SECURITY AGREEMENT | 024335 | /0465 | |
Dec 23 2011 | Intersil Americas Inc | INTERSIL AMERICAS LLC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 033119 | /0484 |
Date | Maintenance Fee Events |
Dec 26 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 15 2014 | 4 years fee payment window open |
Aug 15 2014 | 6 months grace period start (w surcharge) |
Feb 15 2015 | patent expiry (for year 4) |
Feb 15 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 15 2018 | 8 years fee payment window open |
Aug 15 2018 | 6 months grace period start (w surcharge) |
Feb 15 2019 | patent expiry (for year 8) |
Feb 15 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 15 2022 | 12 years fee payment window open |
Aug 15 2022 | 6 months grace period start (w surcharge) |
Feb 15 2023 | patent expiry (for year 12) |
Feb 15 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |