Provided is a circuit for controlling a data bus connecting a bitline sense amplifier to a data sense amplifier in accordance with a variation of an operating frequency of a memory device, being comprised of a pulse width adjusting circuit for varying a pulse width of an input signal in accordance with the operating frequency of the memory device after receiving the input signal, a signal transmission circuit for buffing a signal outputted from the pulse width adjusting circuit, and an output circuit for outputting a first signal to control the data bus in response to a signal outputted from the signal transmission circuit.
|
1. A circuit for controlling an enabling period of an internal control signal in accordance with variation of an operating frequency in a memory device, the circuit comprising:
a pulse width adjusting circuit comprised of a first delay circuit and a nand gate at least one of a nand gate and a NOR gate, which changes a pulse width of an input signal in accordance with the operating frequency, said nand gate at least one of a nand gate and a NOR gate receiving the input signal and an output signal of the first delay circuit, the first delay circuit receiving the input signal and a clock signal of the memory device and adjusting a delay time in accordance with a frequency of the clock signal until the input signal is applied to an input terminal of the nand gate at least one of a nand gate and a NOR gate;
a signal transmission circuit for buffering a signal outputted from the pulse width adjusting circuit; and
an output circuit for outputting a first signal to control an operation of a data bus of the memory device in response to a signal outputted from the signal transmission circuit, wherein as the clock signal duration shortens, the pulse width of the first signal is narrower.
2. The circuit of
wherein a delay time of the second delay circuit varies in accordance with variation of the frequency of the clock signal; wherein a delay time of the third delay circuit varies in accordance with variation of an operation voltage of the memory device; and
wherein an output signal of the third delay circuit is applied to the nand gate at least one of a nand gate and a NOR gate.
3. The circuit of
4. The circuit
5. The circuit of
6. The circuit of
7. The circuit of claim 2, wherein as the operation voltage of the memory device increases, a pulse width of the first signal is wider.
0. 8. The circuit of
0. 9. A method of controlling an enabling period of an internal control signal according to varying operating frequency in a memory device, with the circuit of
providing the circuit of
changing a pulse width of an input signal in the pulse width adjusting circuit;
buffering the signal outputted from the pulse width adjusting circuit in the signal transmission circuit; and
outputting a first signal in the output circuit to control the operation of the data bus of the memory device in response to the signal outputted from the signal transmission circuit, wherein as the clock signal duration shortens, the pulse width of the first signal is narrower.
0. 10. The method of
receiving the input signal by a second delay circuit in the first delay circuit; and
receiving a signal transferred from the second delay circuit by a third delay circuit,
wherein a delay time of the second delay circuit varies in accordance with variation of the frequency of the clock signal,
wherein a delay time of the third delay circuit varies in accordance with variation of an operation voltage of the memory device, and
wherein an output signal of the third delay circuit is applied to the at least one of a nand gate and a NOR gate.
0. 11. The method of
detecting variation of the frequency of the clock signal in a frequency detector of the first delay circuit; and
detecting variation of the operation voltage of the memory device in a voltage detector.
0. 12. The method of
delaying a signal transferred from the third delay circuit for a predetermined time by a fourth delay circuit in the first delay circuit.
0. 13. The method of
0. 14. The method of
0. 15. The method of
|
1. Field of the Invention
The present invention relates to a method for controlling a sense amplifier of a memory device, and more particularly, to a method and circuit for automatically controlling an operation of a sense amplifier in correspondence with variations of operating voltage and frequency of a memory device.
2. Description of the Related Art
As shown in
In
Meanwhile, as the signal Yi is made from responding to a read/write strobe pulse signal rdwtatbzp13 output from a read/write strobe pulse generator, hereinafter will be explained about the read/write strobe pulse generator.
In
In detail, the signal extyp8 is a pulse signal that is generated in sync with a clock signal when a read or write command (burst command) is applied to the memory device. And, the signal icasp6 is a signal to be used in operating the memory device by generating a self-burst operation command that is established with a burst length set by an MRS (mode register set) mode from a clock time later by one clock cycle period than a clock time when a read or write command is applied from the external.
The signal rdwtstbzp13 is a signal to be active for the burst length set by the MRS mode, being activated in sync with the signals of the burst operation command (external=exryp8 & internal=icasp61). In other words, the signal rdwtstbzp13 is to be used to inform an activation time of the input/output sense amplifier in amplifying and transferring data, which is to be sent to a peripheral circuit from a core circuit region, to the data output buffer, resetting the data transmission line of the peripheral circuit after completing the data amplification and transmission by the sense amplifier.
A signal pwrup is a signal to set an initial data value, retaining low level after falling down to low level from high level. Signal term_z is a signal used in a test mode being held on low level during a normal operation. A signal tm_clkpulsez is used in a test mode. Such signals will be described in detail in conjunction with embodiments of the present invention hereinafter.
A circuit operation of
As illustrated in
Here, in the conventional circuit shown in
But, it needs to adjust a pulse width of the read/write strobe pulse signal rdwtstbzp13 when an operating frequency of the memory device varies. In a conventional art, while the delay time of the delay circuit 20 is variable by modifying a metal option during a FIB process when an operating frequency of the memory device varies, it needs much costs and times.
In addition, with the conventional art, there is no way to correct a variation of the pulse width of the read/write strobe pulse signal rdwtstbzp13 when an operation voltage of the memory device varies.
Accordingly, the present invention has been made in an effort to solve the problems occurring in the related art, and an object of the present invention is to provide a method of automatically controlling a pulse width of a signal output from a pulse width adjusting circuit in accordance with variation of an operating frequency of a memory device.
Another object of the present invention is to provide a method of controlling a pulse width of a read/write strobe pulse signal rdwtstbzp13 in correspondence with variation of an external clock signal.
In order to achieve the above object, according to one aspect of the present invention, there is provided a read/write strobe pulse generator generally usable even when an operating frequency of a memory device varies.
According to another aspect of the present invention, there is also provided a method of delaying a signal outputted from a read/write strobe pulse generator by applying an external address signal and controlling a width of the read/write pulse.
According to still another aspect of the present invention, what's provided is a method of controlling a pulse width of a read/write strobe pulse signal rdwtstbzp13 in accordance with variation of an operation voltage of a memory device.
By the features of the present invention, an embodiment of the present invention is a circuit for controlling an enabling period of an internal control signal in accordance with variation of an operating frequency in a memory device, which comprises a pulse width adjusting circuit for changing a pulse width of an input signal in accordance with the operating frequency; a signal transmission circuit for buffing a signal outputted from the pulse width adjusting circuit; and an output circuit for outputting a first signal to control an operation of a data bus of the memory device in response to a signal output from the signal transmission circuit.
In this embodiment, the pulse width adjusting circuit comprises a first delay circuit and a NAND gate, in which the NAND gate receives the input signal and an output signal of the first delay circuit, and the first delay circuit receives the input signal and a clock signal of the memory device and adjusts a delay time in accordance with a frequency of the clock signal until the input signal is applied to an input terminal of the NAND gate.
In this embodiment, as a cycle period of the clock signal is shorter, a pulse width of the first signal is narrower.
Another embodiment of the present invention is a method for controlling an enabling period of an internal control signal in accordance with variation of an operating frequency in a memory device, which comprises the steps of: (a) receiving an input signal; (b) delaying the input signal for a predetermined time; (c) operating the input signal and a signal delayed from the input signal in a NAND logic; and (d) outputting a result of operating the NAND logic.
In this embodiment, it further comprises the step of: (b-1) determining the predetermined time of the step (b) in accordance with a frequency of a clock signal of the memory device.
In this embodiment, as the frequency of the clock signal increases, a pulse width of a signal outputted from the step (d) is narrower.
In this embodiment, it further comprises the step of (b-2) more reducing a pulse width of a signal outputted from the step (d) by using an address signal of the memory device.
The above objects, and other features and advantages of the present invention will become more apparent after a reading of the following detailed description when taken in conjunction with the drawings, in which:
Reference will now be made in greater detail to a preferred embodiment of the invention, an example of which is illustrated in the accompanying drawings. Wherever possible, the same reference numerals will be used throughout the drawings and the description to refer to the same or like parts.
The circuit of
The circuit of
The input signal receiver 310 includes inverters INV30 and INV31, and a NAND gate NAND30. An input signal extyp8 is applied to the inverter INV30 and an input signal icasp6 is applied to the inverter INV31. Output signals of the inverters INV30 and INV31 are applied to the NAND gate NAND30.
The pulse width adjusting circuit 300 includes the delay circuit 30 and the NAND gate NAND31.
The delay circuit 30 receives an output signal of the NAND gate NAND30, a test mode signal tmz_1, the clock signal clk_in, and the address signals add_0 and add_1.
The NAND gate NAND31 receives the output signal of the NAND gate NAND30 and an output signal of the delay circuit 30. An output signal of the pulse width adjusting circuit 300 is an output signal of the NAND gate NAND31. A delay time from a node A to a node D is determined by the delay circuit 30. The delay time by the delay circuit 30 is adjustable by means of a frequency of the clock signal clk_in and the address signals add_0 and add_1. In reference, the test mode signal tmz_1 is a control signal to determine whether or not a current operation is a test mode, retaining low level during the test mode while retaining high level during a normal operation mode. The add_0 and add_1 are external address signals to be used in the test operation mode. Functions of the signals will be explained relative to the detail circuit hereinafter.
The signal transmission circuit 320 includes inverters INV32, INV33, and INV34 that receive and buff the signal outputted from the pulse width adjusting circuit 300.
The test mode circuit 330 includes transistors P31, P32, and N31 and a latch circuit 301. As illustrated in
The output circuit 340 includes a NAND gate 302 and inverters INV35 and INV36. The NAND gate 302 receives an output signal of the inverter INV34, the signal termz, and an output signal of the latch circuit 301. The signal termz functions to inhibit the read/write strobe pulse signal rdwtstbzp13. An output signal of the NAND gate 302 is applied to the inverters INV35 and INV36 serially connected from each other. An output signal of the inverter INV36 as an output signal of the output circuit 340 becomes the read/write strobe pulse signal rdwtstbzp13.
In a normal operation, the input signals extyp8 and icasp6 are generated into the read/write strobe pulse signal rdwtstbzp13 after a predetermined time. During this, it is possible for the pulse width adjusting circuit 300 to control a pulse width of the read/write strobe pulse signal rdwtstbzp13 by modifying a pulse width of the input signals extyp8 and icasp6 with using the clock signal clk_in that varies dependent on variation of an operating frequency.
Hereinafter, it will be described in more detail about the circuits shown in
As illustrated in
In
The reference voltage generator 407 is enabled by the power-up signal pwrup, outputting a plurality of reference voltages vref_0 and vref_1. The reference voltage generator 407 is a circuit capable of outputting stable reference voltages without affecting from an operation voltage, which is constructed with circuit structures well known by those skilled in this art.
The voltage detector 405 detects a variation of the operation voltage vdd by comparing the operation voltage vdd to the reference voltages vref_0 and vref_1. The voltage detector 405 outputs a plurality of voltage selection signals vsel_0z, vsel_1z, and vsel_2z to control the delay path of the delay unit 402. Thus, delay times of delay paths B˜C1 are determined by logical level of the voltage selection signals vsel_0z, vsel_1z, and vsel_2z.
In accordance with a logical level of the test mode signal tmz_1, a signal of the node C1 can be transferred to the node D directly or through the delay unit 403. When the test mode signal tmz_1 is high level, the signal of the node C1 is transferred directly to the node D.
The test mode address signal receiver 406 receives an address signal and outputs a plurality of selection signals sel_0z, sel_1z, sel_2z, and sel_3z. Responding to the selection signals sel_0z, sel_1z, sel_2z, and sel_3z, a delay time of the delay unit 403 is adjusted. As aforementioned, the delay unit 403 is used as a delay path in the test mode, which means that it is possible to conduct an additional delay tuning operation by using the address signal when the test mode signal tmz_1 is being low level.
Exemplary features of the components shown in
In
As illustrated in
The frequency dividing signal dlic4_ref is outputted with phase inversion after being delayed by a buffer circuit 501 composed of odd-numbered inverters. The phase-inversed frequency dividing signal is denoted as dlic4. Waveforms of those signals dlic4_ref and dlic4 are shown in FIG. 13.
In
The output signal dlic4d1 of the delay unit delay_A and the frequency dividing signal dlic4_ref are applied to a flipflop circuit 502. The flipflop circuit 502 is constructed of two NAND gates input/output terminals of which are cross-coupled each other. Output signals from two output terminals of the flipflop circuit 502 are e and f, respectively.
The output signal dlic4d2 of the delay unit delay_B and the frequency dividing signal dlic4_ref are applied to a flipflop circuit 503. The flipflop circuit 503 is constructed of two NAND gates input/output terminals of which are cross-coupled each other. Output signals from two output terminals of the flipflop circuit 503 are g and h, respectively.
A NAND gate NAND52 receives the output signal cmp of the NOR gate NOR51 and the output signal e of the flipflop circuit 502. A NAND gate NAND53 receives the output signal cmp of the NOR gate NOR51 and the output signal f of the flipflop circuit 502. A NAND gate NAND54 receives the output signal cmp and the output signal g of the flipflop circuit 503. A NAND gate NAND55 receives the output signal cmp of the NOR gate NOR51 and the output signal h of the flipflop circuit 503.
Output signals of the NAND gates NAND52 and NAND53 are applied to the flipflop circuit 504. The flipflop circuit 504 is constructed of two NAND gates input/output terminals of which are cross-coupled each other. An output signal of the flipflop circuit 504 is represented to as a flag signal flag_1.
Output signals of the NAND gates NAND54 and NAND55 are applied to the flipflop circuit 505. The flipflop circuit 505 is constructed of two NAND gates input/output terminals of which are cross-coupled each other. An output signal of the flipflop circuit 505 is represented to as a flag signal flag_2.
In reference, when a delay time by delay unit 508 is longer than that by delay unit 507 (i.e.. delay_A<delay_B), logical levels of the flag signals are as follows.
If tCLK<delay_A, the flag signals flag_1 and flag_2 are all low levels. Here, tCLK is a cycle period of the clock signal clk_in.
If delay_A<tCLK<delay_B, the flag signal flag_1 is high level while the flag signal flag_2 is low level.
If tCLK>delay_B, the flag signal flag_1 and flag_2 are all high levels.
In
Next, the flag signal flag_2 is applied to an inverter INV53. An output signal of the inverter INV53 and the flag signal flag_1 are applied to a NAND gate NAND57. The NAND gate NAND57 outputs the operating frequency detection signal dec_1z.
Finally, the flag signals flag_1 and flag_2 are applied to a NAND gate NAND58. The NAND gate NAND58 outputs the operating frequency detection signal dec_1z.
As noticed from
If vref_0<vdd<vref_1, the output signal DET_0 is high level while the output signal DET_1 is low level.
If vdd>vref_1, the output signals DET_0 and DET_1 of the differential amplifying comparator are all low levels.
The output signal DET_0 of the differential amplifying comparator is applied to an inverter INV61 and an output signal of the inverter INV61 is DET_0b. The output signal DET_1 of the differential amplifying comparator is applied to an inverter INV62 and an output signal of the inverter INV62 is DET_1b.
In
A NAND gate NAND62 receives the signals DET_0b and DET_1b and an output signal of the NAND gate NAND62 is the voltage selection signal vsel_1z.
A NAND gate NAND63 receives the signals DET_0 and DET_1 and an output signal of the NAND gate NAND63 is the voltage selection signal vsel_0z.
As can be seen by
As illustrated in
The circuit of
In
A signal input through the node A of
In
In operation, when a NAND gate NAND81 receiving the operating frequency detection signals dec_1z and dec-2z outputs a high-level output signal, the switching units 811 and 814 are turned on. Thus, the input signal received through the node A passes by way of the delay unit 801, the modulation circuit 817, the delay unit 802, the modulation circuit 818, and the switching unit 814, in sequence. Here, the switching unit 815 is controlled by the operating frequency detection signal dec_2z. Therefore, while a signal passing through the switching unit 814 is transferred to the node B through the delay unit 804 when the operating frequency detection signal dec_2z is low level, it is transferred directly to the node C when the operating frequency detection signal dec_2z is high level.
In operation, when the switching unit 812 is turned on in response to the operating frequency detection signal dec_0z, the input signal received through the node A passes by way of the delay unit 801, the modulation circuit 817, and the switching unit 812, in sequence. Here, the switching unit 815 is controlled by the operating frequency detection signal dec_2z. While a signal passing through the switching unit 812 is transferred to the node B through the delay unit 804 when the operating frequency detection signal dec_2z is low level, it is transferred directly to the node B when the operating frequency detection signal dec_2z is high level.
Next, a signal on the node B is transferred to the node C1 through the switching unit 816. A signal at the node C may be transferred to the node D through the switching unit 816 directly or transferred to the node D through the delay path of C1-C2-D.
Hereinafter, it will be described in detail about the alternative delaying operations.
Referring to
In the normal operation mode, a signal on the node C1 is forwarded to a delay path of C1-D. In other words, the signal on the node C1 is transferred to the node D by way of the switching unit 816, an inverter INV81, and a NAND gate NAND83. Here, the NAND gate NAND83 receives signals output from the inverter INV81 and the node A.
In the test mode, the signal on the node C1 is transferred to the node C2 through the circuit shown in FIG. 10. The signal transferred to the node C2 is transferred to the node D by way of the switching unit 816, the inverter INV81, and the NAND gate NAND83.
As illustrated, the circuit of
The NAND gates NAND91 and NAND92 receive the voltage selection signals vsel_1z and vsel_0z. The switching unit 911 is turned on/off by an output signal of the NAND gate NAND91. The switching unit 913 is turned on/off by an output signal of the NAND gate NAND92. The switching unit 912 is turned on/off by the voltage selection signal vsel_2z. The switching unit 914 is turned on/off by the voltage selection signal vsel_0z.
In operation, if the switching units 911 and 913 are turned on, a signal on the node B passes through the delay unit 901, the switching unit 911, the delay unit 911, and the switching unit 913, in sequence. A delay path of the signal passing through the switching unit 913 is alterable in accordance with the voltage selection signal vsel_0z. That is, when the voltage selection signal vsel_0z is high level, the signal passing through the switching unit 913 is transferred to the node C1 by way of the switching unit 914. Otherwise, when the voltage selection signal vsel_0z is low level, the signal passing through the switching unit 913 is transferred to the node C1 by way of the delay unit 903 and the switching unit 914.
In operation, if the switching unit 912 is turned on, a signal on the node B passes through the delay unit 901 and the switching unit 912. A delay path of the signal passing through the switching unit 912 is alterable in accordance with the voltage selection signal vsel_0z. That is, when the voltage selection signal vsel_0z is high level, the signal passing through the switching unit 912 is transferred to the node C1 by way of the switching unit 914. Otherwise, when the voltage selection signal vsel_0z is low level, the signal passing through the switching unit 912 is transferred to the node C1 by way of the delay unit 903 and the switching unit 914.
The circuit of
As stated above in connection with
As can be seen from
In
In operation, when the selection signals sel_2z and sel_3z are all low levels, an output signal of the NAND gate NAND101 receiving the selection signals sel_2z and sel_3z is high level. Thus, the switching units 1011 and 1014 are turned on. As a result, a signal receiver through the node C1 passes through the delay units 1000 and 1001, the conversion circuit 1017, the delay unit 1001, the switching unit 1011, the delay unit 1001, the conversion circuit 1018, and the switching unit 1014, in sequence. Here, if the selection signal sel_3z is low level, the signal passing through the switching unit 1014 is transferred to the node C2 by way of the NAND gate NAND103 and inverter INV101 after passing through the delay unit 1004 and the switching unit 1015. Otherwise, if the selection signal sel_3z is high level, the signal passing through the switching unit 1014 is transferred to the node C2 by way of the switching unit 1015, the NAND gate NAND103, and inverter INV101. Therefore, when the selection signals sel_2z and sel_3z are all low levels, the signal passing through the switching unit 1014 is transferred to the node C2 by way of the NAND gate NAND103 and the inverter INV101 after passing through the delay unit 1004.
In operation, when the selection signal sel_1z is low level, the switching unit 1012 is turned on. Thus, a signal input through the node C1 passes through the delay units 1000 and 1001, the conversion circuit 1017, the delay unit 1002, and the switching unit 1012, in sequence. If the selection signal sel_3z is low level, the signal passing through the switching unit 1012 is transferred to the node C2 by way of the NAND gate NAND103 and the inverter INV101 after passing through the delay unit 1004 and the switching unit 1015. Otherwise, if the selection signal sel_3z is high level, the signal passing through the switching unit 1012 is transferred to the node C2 by way of the switching unit 1015, the NAND gate NAND103, and the inverter INV101.
In operation, when the selection signal sel_0z is low level, the switching unit 1013 is turned on. Thus, a signal input through the node C1 passes through the delay unit 1000 and the switching unit 1013, in sequence. If the selection signal sel_3z is low level, the signal passing through the switching unit 1013 is transferred to the node C2 by way of the NAND gate NAND103 and inverter INV101 after passing through the delay unit 1004 and the switching unit 1015. Otherwise, if the selection signal sel_3z is high level, the signal passing through the switching unit 1013 is transferred to the node C2 by way of the switching unit 1015, the NAND gate NAND103, and inverter INV101.
As illustrated in
But, if the test mode signal tmz_1 is low level, the delay path between the nodes C1 and C2 is open and adjustable by means of the selection signals.
As can be seen from
As illustrated in
In
The phase-inversed frequency signal dlic4 is outputted as the delay signal dlic4d1 after passing through the delay unit having the delay time of delay_A. The phase-inversed frequency dividing signal dlic4 is also outputted as the delay signal dlic4d2 after passing through the delay unit having the delay time delay_B. At this case, the phase-inversed frequency dividing signal dlic4 and the delay signals dlic4d1 and dlic4d2 have high level terms as same as that of tCLK. In
Hereinafter, it will be described in detail about the signal waveform diagram of
In the condition of that the frequency dividing signal dlic4-ref, the delay signal dlic4d1 and the pulse signal cmp are all high levels, initial values of the nodes e, f, g, and h in
On the other hand, if the frequency dividing signal dlic4_ref changes to high level earlier than the delay signal dlic4d1, the node f transits to low level. Next, when the pulse signal amp transits to high level, the node g transits to low level. Thus, the flag signal flag_1 becomes low level.
As described above, it is important in
A procedure of generating the flag signal flag_2 is substantially identical to that of the flag signal flag_1, so will be omitted about it.
On the other side, the delay rates represented by delay_A and delay_B are provided to detect a frequency range of the clock signal clk_in. For instance, in
When tCK<delay_A as like the section A of
When delay_A<tCK<delay_B as like the section B of
When tCK>delay_B as like the section C of
As such, it can be understood that the flag signals include the information for the operating frequency of the memory device. With those flag signals, logical levels of the operating frequency detection signals dec_0z, dec_1z, and dec_2z are determined to select the delay path in the circuit shown in FIG. 8.
The selection signals sel_3z, sel_2z, sel_1z, and sel_0z are generated from logical combinations with the address signals as aforementioned with reference to FIG. 7.
Section A of
Section B of
Section C of
As can be seen from the sections A, B, and C in
As illustrated in
As apparent from the above description, the present invention provides a method and circuit for controlling a pulse width of the read/write strobe pulse signal rdwtstbzp13 to control an operation of an Yi pulse signal by detecting an operating frequency of the memory device.
By utilizing the method and circuit according to the present invention, the pulse width of the read/write strobe pulse signal rdwtstbzp13 is optimally adjusted to control an enabling period of the Yi pulse signal.
With the method and circuit of the present invention, as it is possible to automatically adjust a pulse width of the Yi signal, there is no need of an FIB process for tuning delay times whenever an operating frequency varies. Therefore, it downs costs and times relative to the conventional case.
Moreover, the present invention offers a reliable operation by reducing a pulse width variation of the read/write strobe pulse signal when an operation voltage varies.
In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.
Patent | Priority | Assignee | Title |
11935608, | Jul 02 2021 | CHANGXIN MEMORY TECHNOLOGIES, INC. | Signal generation circuit and method, and semiconductor memory |
Patent | Priority | Assignee | Title |
4771403, | Nov 16 1984 | Allen-Bradley Company | I/O module with multi-function integrated circuits and an isolation interface for multiplexing data between a main processor and I/O devices |
5404338, | Jan 29 1993 | Mitsubishi Denki Kabushiki Kaisha | Synchronous type semiconductor memory device operating in synchronization with an external clock signal |
5590086, | Oct 02 1992 | Samsung Electronics Co., Ltd. | Semiconductor memory having a plurality of I/O buses |
5710911, | Dec 22 1994 | Texas Instruments Incorporated | Clock control circuits, systems and methods |
5740123, | Aug 29 1996 | SOCIONEXT INC | Semiconductor integrated circuit for changing pulse width according to frequency of external signal |
5842001, | Mar 11 1994 | Fujitsu Limited | Clock signal adjusting method and apparatus |
5844858, | Sep 11 1995 | SAMSUNG ELECTRONICS CO , LTD | Semiconductor memory device and read and write methods thereof |
6219748, | May 11 1998 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Method and apparatus for implementing a learn instruction in a content addressable memory device |
6433607, | Jan 21 1998 | SOCIONEXT INC | Input circuit and semiconductor integrated circuit having the input circuit |
6630851, | Jun 29 2001 | Fujitsu Limited | Low latency clock distribution |
6768699, | Jul 04 2002 | Renesas Electronics Corporation | Semiconductor integrated circuit device with embedded synchronous memory precisely operating in synchronization with high speed clock |
6909653, | Jun 10 2002 | Renesas Technology Corporation | Memory integrated circuit device having self reset circuit for precharging data buses based on the detection of their discharge levels |
JP3012095, | |||
JP403012095, | |||
JP409120672, | |||
RE37753, | Sep 11 1995 | Samsung Electronics Co., Ltd. | Semiconductor memory device and read and write methods thereof |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 28 2008 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / | |||
Jul 30 2012 | HYNIX-SEMICONDUCTOR INC | SK HYNIX INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 067328 | /0814 | |
Jul 30 2012 | Hynix Semiconductor Inc | SK HYNIX INC | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE IS HYNIX SEMICONDUCTOR INC NOT HYNIX-SEMICONDUCTOR INC THERE IS NO HYPHEN IN THE NAME PREVIOUSLY RECORDED ON REEL 67328 FRAME 814 ASSIGNOR S HEREBY CONFIRMS THE CHANGE OF NAME | 067412 | /0482 | |
Mar 11 2024 | SK HYNIX INC | MIMIRIP LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 067369 | /0832 |
Date | Maintenance Fee Events |
Nov 22 2011 | ASPN: Payor Number Assigned. |
Apr 16 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 25 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 08 2014 | 4 years fee payment window open |
Sep 08 2014 | 6 months grace period start (w surcharge) |
Mar 08 2015 | patent expiry (for year 4) |
Mar 08 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 08 2018 | 8 years fee payment window open |
Sep 08 2018 | 6 months grace period start (w surcharge) |
Mar 08 2019 | patent expiry (for year 8) |
Mar 08 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 08 2022 | 12 years fee payment window open |
Sep 08 2022 | 6 months grace period start (w surcharge) |
Mar 08 2023 | patent expiry (for year 12) |
Mar 08 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |