A low-dropout regulator with a single-transistor-control providing improved transient response and stability is disclosed. The single-transistor-control provides a dynamic resistance at the output of the regulator for minimizing undershoot and overshoot, and hence improves transient response. Since the single-control transistor reduces the output resistance of the regulator, the output pole is pushed to a sufficiently high frequency without affecting stability. Therefore, the limited choice of combinations of the output capacitance and its equivalent-series-resistance is substantially relaxed.

Patent
   RE42335
Priority
Mar 07 2005
Filed
Oct 23 2009
Issued
May 10 2011
Expiry
Mar 07 2026
Assg.orig
Entity
Large
4
6
all paid
0. 50. A method, comprising:
generating, by a reference mirror circuit, a control voltage;
producing, by a control transistor, a control current as a function of a difference between an output voltage of a regulator and the control voltage, wherein the control transistor is coupled to the reference mirror circuit, a pass transistor, and a DC-biasing circuit;
controlling, by the DC-biasing circuit, the pass transistor based, at least in part, on the control current to regulate an output voltage of the regulator.
0. 40. A regulator, comprising:
a pass transistor;
a control transistor;
a DC-biasing circuit having a first end coupled to a first node of the pass transistor, a second end coupled to a second node of the pass transistor, and a third end coupled to the control transistor;
a reference mirror circuit configured to receive a supply and temperature-independent reference voltage, wherein the reference mirror circuit is further configured to apply a control voltage to the control transistor; and
a current source configured to bias the control transistor and the DC-biasing circuit.
0. 45. A regulator, comprising:
a pass transistor;
a DC-biasing circuit;
a reference mirror circuit configured to produce a control voltage; and
a control transistor coupled to the reference mirror circuit, the pass transistor, and an output node of the regulator, wherein the control transistor is configured to produce a control current as a function of a difference between an output voltage of the regulator and the control voltage;
wherein the DC-biasing circuit is configured to control the pass transistor according to the control current to regulate an output voltage on the output node.
0. 53. A system, comprising:
a regulator that includes:
a pass transistor;
a control transistor;
a DC-biasing circuit having a first end coupled to a first node of the pass transistor, a second end coupled to a second node of the pass transistor, and a third end coupled to the control transistor;
a reference mirror circuit configured to be coupled to a supply-independent and temperature-independent reference voltage, wherein the reference mirror circuit is further configured to generate a control voltage to be applied to the control transistor; and
a current source configured to bias the control transistor and the DC-biasing circuit; and
an output capacitor coupled to an output node of the regulator.
1. A low-dropout regulator comprising:
(a) a pass transistor connected to an output terminal of said regulator,
(b) a control transistor having a first electrode connected to the output terminal of said regulator, a second control electrode biased with a control voltage generated by a reference mirror circuit, and a third electrode connected to a DC-biasing circuit and a biasing-current source,
(c) a DC-biasing circuit connected between a control electrode of the pass transistor and the third electrode of the control transistor,
(d) a reference mirror circuit accepting a supply- and temperature-independent reference voltage and generating a control voltage applied to the control electrode of the control transistor, and
(e) a first biasing-current source providing biasing to the control transistor and the DC-biasing circuit.
2. A regulator as claimed in claim 1 wherein said pass transistor is a P-channel Metal-Oxide-Silicon Field-Effect-transistor (PMOSFET) or a PNP bipolar junction transistor, wherein the pass transistor is connected in series between an input terminal and the output terminal of said regulator, wherein the first electrode of the control transistor is the low-impedance electrode and the third electrode of the control transistor is the output electrode, and wherein one end of the DC-biasing circuit is coupled to the input of the regulator.
3. A regulator as claimed in claim 2 wherein said control transistor provides ultra-low resistance at the output terminal of said regulator, which resistance can be dynamically changed according to the output voltage of said regulator.
4. A regulator as claimed in claim 2 wherein said control transistor is a PMOSFET or a PNP bipolar junction transistor.
5. A regulator as claimed in claim 4 wherein the gate/base electrode of said control transistor is biased with a control voltage generated by the reference mirror circuit, the source/emitter electrode of said control transistor is coupled to the output of said regulator, and the drain/collector electrode of said control transistor is connected to the DC-biasing circuit and the first biasing-current source.
6. A regulator as claimed in claim 2 wherein said DC-biasing circuit provides a DC voltage difference between the control electrode of the pass transistor and the output electrode of the control transistor whereby the control transistor operates in the saturation region.
7. A regulator as claimed in claim 2 wherein said DC-biasing circuit comprises a second biasing-current source and a resistive element.
8. A regulator as claimed in claim 7 wherein the second biasing-current source is connected between the input terminal of said regulator and the control electrode of the pass transistor, the resistive element is interposed between the control electrode of said pass transistor and the output electrode of said control transistor, and wherein the second biasing-current source provides biasing current to the resistive element, which produces a DC voltage difference between the control electrode of said pass transistor and the output electrode of said control transistor.
9. A regulator as claimed in claim 7 wherein said resistive element is a resistor connected between the control electrode of the pass transistor and the output electrode of the control transistor.
10. A regulator as claimed in claim 7 wherein said resistive element is an N-channel Metal-Oxide-Silicon Field-Effect-transistor (NMOSFET) or a NPN bipolar junction transistor.
11. A regulator as claimed in claim 10 wherein the source/emitter electrode of said NMOSFET/NPN bipolar junction transistor is coupled to the output electrode of the control transistor, the drain/collector electrode of said NMOSFET/NPN bipolar junction transistor is connected to the control electrode of the pass transistor, and wherein the voltage applied on the gate/base electrode of said NMOSFET/NPN bipolar junction transistor is used to control the source-to-drain/emitter-to-collector resistance whereby a DC voltage difference is provided between the control electrode of said pass transistor and the output electrode of said control transistor.
12. A regulator as claimed in claim 2 wherein said reference mirror circuit comprises a diode-connected transistor, a current mirror, a transconductance Gm-cell and a third biasing-current source.
13. A regulator as claimed in claim 12 wherein within tolerances said diode-connected transistor has the same dimension and consumes the same current as the control transistor.
14. A regulator as claimed in claim 12 wherein within tolerances the voltage across the low-impedance electrode and the control electrode of both said diode-connected transistor and said control transistor are the same whereby the output voltage of said regulator equals the voltage applied to the low-impedance electrode of said diode-connected transistor.
15. A regulator as claimed in claim 12 wherein said diode-connected transistor is a PMOSFET or a PNP bipolar junction transistor.
16. A regulator as claimed in claim 15 wherein both the drain/collector electrode and the gate/base electrode of said diode-connected transistor and the third biasing-current source are connected to form the output terminal of the reference mirror circuit and thereby generating a control voltage biased to the control electrode of the control transistor.
17. A regulator as claimed in claim 12 wherein said current mirror comprises two PMOSFETs or PNP bipolar junction transistors.
18. A regulator as claimed in claim 17 wherein the source/emitter electrodes of both said PMOSFETs/PNP bipolar junction transistors are coupled to the input terminal of regulator, and wherein one of the said PMOSFETs/PNP bipolar junction transistors is diode-connected to sense the output current of Gm-cell, whereby by connecting the gate/base electrodes of both said PMOSFETs/PNP bipolar junction transistors the sensed output current of Gm-cell is mirrored to the low-impedance electrode of the diode-connected transistor.
19. A regulator as claimed in claim 12 wherein both said current mirror and said Gm-cell mirror the supply- and temperature-independence reference voltage to the low-impedance electrode of the diode-connected transistor with current-driving capability.
20. A regulator as claimed in claim 12 wherein said reference mirror circuit accepts a supply- and temperature-independent reference voltage and mirrors this reference voltage to the output terminal of said regulator by generating a control voltage biased to the control electrode of the control transistor.
21. A regulator as claimed in claim 1 wherein said pass transistor is a N-channel Metal-Oxide-Silicon Field-Effect-transistor (NMOSFET) or a NPN bipolar junction transistor, wherein the pass transistor is connected in series between the output terminal of said regulator and ground, wherein the first electrode of the control transistor is the low-impedance electrode and the third electrode of the control transistor is the output electrode, and wherein one end of the DC-biasing circuit is coupled to ground.
22. A regulator as claimed in claim 21 wherein said control transistor provides ultra-low resistance at the output terminal of said regulator, which resistance can be dynamically changed according to the output voltage of said regulator.
23. A regulator as claimed in claim 21 wherein said control transistor is a NMOSFET or a NPN bipolar junction transistor.
24. A regulator as claimed in claim 23 wherein the gate/base electrode of said control transistor is biased with a control voltage generated by the reference mirror circuit, the source/emitter electrode of said control transistor is coupled to the output of said regulator, and the drain/collector electrode of said control transistor is connected to the DC-biasing circuit and the first biasing-current source.
25. A regulator as claimed in claim 21 wherein said DC-biasing circuit provides a DC voltage difference between the control electrode of the pass transistor and the output electrode of the control transistor whereby the control transistor operates in the saturation region.
26. A regulator as claimed in claim 21 wherein said DC-biasing circuit comprises a second biasing-current source and a resistive element.
27. A regulator as claimed in claim 26 wherein the second biasing-current source is connected between ground and the control electrode of the pass transistor, the resistive element is interposed between the control electrode of said pass transistor and the output electrode of said control transistor, and wherein the second biasing-current source provides biasing current to the resistive element, which produces a DC voltage difference between the control electrode of said pass transistor and the output electrode of said control transistor.
28. A regulator as claimed in claim 26 wherein said resistive element is a resistor connected between the control electrode of the pass transistor and the output electrode of the control transistor.
29. A regulator as claimed in claim 26 wherein said resistive element is a P-channel Metal-Oxide-Silicon Field-Effect-transistor (PMOSFET) or a PNP bipolar junction transistor.
30. A regulator as claimed in claim 29 wherein the source/emitter electrode of said PMOSFET/PNP bipolar junction transistor is coupled to the output electrode of the control transistor, the drain/collector electrode of said PMOSFET/PNP bipolar junction transistor is connected to the control electrode of the pass transistor, and wherein the voltage applied on the gate/base electrode of said PMOSFET/PNP bipolar junction transistor is used to control the source-to-drain/emitter-to-collector resistance whereby a DC voltage difference is provided between the control electrode of said pass transistor and the output electrode of said control transistor.
31. A regulator as claimed in claim 21 wherein said reference mirror circuit comprises a diode-connected transistor, a current mirror, a transconductance Gm-cell and a third biasing-current source.
32. A regulator as claimed in claim 31 wherein within tolerances said diode-connected transistor has the same dimension and consumes the same current as the control transistor.
33. A regulator as claimed in claim 31 wherein within tolerances the voltage across the low-impedance electrode and the control electrode of both said diode-connected transistor and said control transistor are the same whereby the output voltage of said regulator equals the voltage applied to the low-impedance electrode of said diode-connected transistor.
34. A regulator as claimed in claim 31 wherein said diode-connected transistor is a NMOSFET or a NPN bipolar junction transistor.
35. A regulator as claimed in claim 34 wherein both the drain/collector electrode and the gate/base electrode of said diode-connected transistor and the third biasing-current source are connected to form the output terminal of the reference mirror circuit and thereby generating a control voltage biased to the control electrode of the control transistor.
36. A regulator as claimed in claim 31 wherein said current mirror comprises two NMOSFETs or NPN bipolar junction transistors.
37. A regulator as claimed in claim 36 wherein the source/emitter electrodes of both said NMOSFETs/NPN bipolar junction transistors are coupled to ground, and wherein one of the said NMOSFETs/NPN bipolar junction transistors is diode-connected to sense the output current of Gm-cell, whereby by connecting the gate/base electrodes of both said NMOSFETs/NPN bipolar junction transistors the sensed output current of Gm-cell is mirrored to the low-impedance electrode of the diode-connected transistor.
38. A regulator as claimed in claim 31 wherein both said current mirror and said Gm-cell mirror the supply- and temperature-independence reference voltage to the low-impedance electrode of the diode-connected transistor with current-driving capability.
39. A regulator as claimed in claim 31 wherein said reference mirror circuit accepts a supply- and temperature-independent reference voltage and mirrors this reference voltage to the output terminal of said regulator by generating a control voltage biased to the control electrode of the control transistor.
0. 41. The regulator of claim 40, wherein the pass transistor is coupled to an output node of the regulator.
0. 42. The regulator of claim 40, wherein the control transistor comprises a first control node coupled to an output node of the regulator, a second control node coupled to the reference mirror circuit, and a third control node coupled to the DC-biasing circuit and to the current source, wherein the control transistor is configured to be biased by the control voltage.
0. 43. The regulator of claim 42, wherein the pass transistor is a P-channel Metal-Oxide Silicon Field-Effect transistor (PMOSFET) or a PNP bipolar junction transistor, wherein the pass transistor is coupled in series between an input node of the regulator and the output node of the regulator, wherein a first control transistor node is a low-impedance node and a second control transistor node is coupled to the output node, and wherein the first end of the DC-biasing circuit is coupled to the input node.
0. 44. The regulator of claim 40, wherein the pass transistor is an N-channel Metal-Oxide Silicon Field-Effect transistor (NMOSFET) or a NPN bipolar junction transistor, wherein the pass transistor is coupled to an output node of the regulator and to ground, wherein a first control transistor node is a low-impedance node and a second control transistor node is coupled to the output node, and wherein the first end of the DC-biasing circuit is coupled to ground.
0. 46. The regulator of claim 45, further comprising an output capacitor coupled to the output node.
0. 47. The regulator of claim 45, wherein the control transistor is further configured to control a transient response of the regulator by adjusting a resistance of the control transistor in response to a change in the output voltage.
0. 48. The regulator of claim 45, wherein the reference mirror circuit is further configured to receive a reference voltage and to generate the control voltage based, at least in part, on the reference voltage, and wherein the reference voltage is both supply-independent and temperature-independent.
0. 49. The regulator of claim 45, further comprising a current source configured to bias the control circuit and the DC-biasing circuit.
0. 51. The method of claim 50, further comprising controlling, by the control transistor, a transient response of the regulator by varying a resistance of the control transistor in response to a change in the output voltage.
0. 52. The method of claim 50, further comprising generating, by the reference mirror circuit, the reference voltage based on a temperature-independent and supply-independent reference voltage.
0. 54. The system of claim 53, wherein the output capacitor comprises an output capacitance and an output resistance.
0. 55. The system of claim 53, wherein the regulator comprises a low-dropout regulator.

This application claims the benefits of U.S. Provisional Application No. 60/658,752 filed on Mar. 7, 2005, which is hereby incorporated herein by reference in its entirety.

This invention relates to a low-dropout regulator, and in particular, to a low-dropout regulator that has improved transient response and stability.

A low-dropout (LDO) regulator accepts an unregulated input voltage (VIN) and provides a regulated output voltage (VOUT) that is nearly independent of output current (e.g. a load current). A PMOS pass transistor is used to minimize the voltage difference between the input and output of a LDO regulator, and hence increases power conversion efficiency.

FIG. 1 shows the schematic of a typical LDO regulator according to the art, which consists of a pass transistor, an error amplifier, a reference voltage, a feedback resistor network and an optional output capacitor. Frequency compensation to achieve stability in a typical LDO is necessary as there are two high-impedance nodes, which are at the error amplifier output and at the drain of pass transistor. To provide such frequency compensation dominant-pole compensation and pole-zero cancellation are commonly used in the art, but these limit the choices of combinations of the output capacitance (COUT) and its equivalent-series-resistance (RESR) for LDO regulator stability. Furthermore, since the loop bandwidth of a conventional LDO is degraded by dominant-pole compensation, optimization between stability and transient response is difficult to achieve.

According to the present invention there is provided a low-dropout regulator comprising:

In preferred embodiments of the invention the pass transistor is a P-channel Metal-Oxide-Silicon Field-Effect-Transistor (PMOSFET) or a PNP bipolar junction transistor, and the pass transistor is connected in series between an input terminal and the output terminal of the regulator, wherein the first electrode of the control transistor is the low-impedance electrode and the third electrode of the control transistor is the output electrode, and wherein one end of the DC-biasing circuit is coupled to the input of the regulator. The control transistor provides ultra-low resistance at the output terminal of the regulator, and this resistance can be dynamically changed according to the output voltage of the regulator.

The control transistor may also be preferably either a PMOSFET or a PNP bipolar junction transistor. In such embodiments of the invention the gate/base electrode of the control transistor is biased with a control voltage generated by the reference mirror circuit, the source/emitter electrode of the control transistor is coupled to the output of the regulator, and the drain/collector electrode of the control transistor is connected to the DC-biasing circuit and the first biasing-current source.

In preferred embodiments of the invention the DC-biasing circuit provides a DC voltage difference between the control electrode of the pass transistor and the output electrode of the control transistor whereby the control transistor operates in the saturation region.

The DC-biasing circuit preferably comprises a second biasing-current source and a resistive element. In such an embodiment preferably the second biasing-current source is connected between the input terminal of the regulator and the control electrode of the pass transistor, the resistive element is interposed between the control electrode of the pass transistor and the output electrode of the control transistor, and the second biasing-current source provides biasing current to the resistive element in order to produce a DC voltage difference between the control electrode of the pass transistor and the output electrode of the control transistor.

The resistive element may be a resistor connected between the control electrode of the pass transistor and the output electrode of the control transistor, or alternatively may be an N-channel Metal-Oxide-Silicon Field-Effect-Transistor (NMOSFET) or a NPN bipolar junction transistor. If the resistive element is a NMOSFET or a NPN bipolar junction transistor then the source/emitter electrode of the NMOSFET/NPN bipolar junction transistor is coupled to the output electrode of the control transistor, the drain/collector electrode of the NMOSFET/NPN bipolar junction transistor is connected to the control electrode of the pass transistor, and the voltage applied on the gate/base electrode of the NMOSFET/NPN bipolar junction transistor is used to control the source-to-drain/emitter-to-collector resistance whereby a suitable DC voltage difference is provided between the control electrode of the pass transistor and the output electrode of the control transistor.

Preferably the reference mirror circuit comprises a diode-connected transistor, a current mirror, a transconductance Gm-cell and a third biasing-current source. It is particularly preferred that (within tolerances) the diode-connected transistor has the same dimensions and consumes the same current as the control transistor whereby the voltage across the low-impedance electrode and the control electrode of both the diode-connected transistor and the control transistor are the same whereby the output voltage of the regulator equals the voltage applied to the low-impedance electrode of the diode-connected transistor.

The diode-connected transistor may be a PMOSFET or a PNP bipolar junction transistor. In such embodiments preferably both the drain/collector electrode and the gate/base electrode of the diode-connected transistor and the third biasing-current source are connected to form the output terminal of the reference mirror circuit and thereby generating a control voltage biased to the control electrode of the control transistor.

The current mirror may comprise two PMOSFETs or PNP bipolar junction transistors. In such embodiments the source/emitter electrodes of both the PMOSFETs/PNP bipolar junction transistors are coupled to the input terminal of regulator, and one of the PMOSFETs/PNP bipolar junction transistors is diode-connected to sense the output current of Gm-cell, whereby by connecting the gate/base electrodes of both PMOSFETs/PNP bipolar junction transistors the sensed output current of Gm-cell is mirrored to the low-impedance electrode of the diode-connected transistor.

Preferably both the current mirror and the Gm-cell mirror the supply- and temperature-independence reference voltage to the low-impedance electrode of the diode-connected transistor with current-driving capability.

It will also be understood by those skilled in the art that instead of using PMOSFET/PNP transistors for the pass and control transistors, an alternative circuit may be configured using NMOSFET/NPN transistors.

Therefore in an alternative embodiment of the invention the pass transistor is a N-channel Metal-Oxide-Silicon Field-Effect-Transistor (NMOSFET) or a NPN bipolar junction transistor, wherein the pass transistor is connected in series between the output terminal of the regulator and ground, wherein the first electrode of the control transistor is the low-impedance electrode and the third electrode of the control transistor is the output electrode, and wherein one end of the DC-biasing circuit is coupled to ground. The control transistor provides ultra-low resistance at the output terminal of the regulator, which resistance can be dynamically changed according to the output voltage of the regulator.

In this embodiment the control transistor may also be a NMOSFET or a NPN bipolar junction transistor. The gate/base electrode of the control transistor may be biased with a control voltage generated by the reference mirror circuit, the source/emitter electrode of the control transistor is coupled to the output of the regulator, and the drain/collector electrode of the control transistor is connected to the DC-biasing circuit and the first biasing-current source.

The DC-biasing circuit may provide a DC voltage difference between the control electrode of the pass transistor and the output electrode of the control transistor whereby the control transistor operates in the saturation region.

The DC-biasing circuit preferably comprises a second biasing-current source and a resistive element. The second biasing-current source may be connected between ground and the control electrode of the pass transistor, the resistive element is interposed between the control electrode of the pass transistor and the output electrode of the control transistor, and the second biasing-current source provides biasing current to the resistive element, which produces a DC voltage difference between the control electrode of said pass transistor and the output electrode of the control transistor. The resistive element may be a resistor connected between the control electrode of the pass transistor and the output electrode of the control transistor, or alternatively may be a P-channel Metal-Oxide-Silicon Field-Effect-Transistor (PMOSFET) or a PNP bipolar junction transistor.

Preferably the source/emitter electrode of the PMOSFET/PNP bipolar junction transistor is coupled to the output electrode of the control transistor, the drain/collector electrode of the PMOSFET/PNP bipolar junction transistor is connected to the control electrode of the pass transistor, and the voltage applied on the gate/base electrode of the PMOSFET/PNP bipolar junction transistor is used to control the source-to-drain/emitter-to-collector resistance whereby a suitable DC voltage difference is provided between the control electrode of the pass transistor and the output electrode of the control transistor.

The reference mirror circuit may comprise a diode-connected transistor, a current mirror, a transconductance Gm-cell and a third biasing-current source. Preferably, within tolerances the diode-connected transistor has the same dimensions and consumes the same current as the control transistor. Preferably within tolerances the voltage across the low-impedance electrode and the control electrode of both the diode-connected transistor and the control transistor are the same whereby the output voltage of said regulator equals the voltage applied to the low-impedance electrode of the diode-connected transistor. The diode-connected transistor may be a NMOSFET or a NPN bipolar junction transistor. Both the drain/collector electrode and the gate/base electrode of the diode-connected transistor and the third biasing-current source may be connected to form the output terminal of the reference mirror circuit and thereby generating a control voltage biased to the control electrode of the control transistor.

In one embodiment of the invention the current mirror comprises two NMOSFETs or NPN bipolar junction transistors. In this embodiment the source/emitter electrodes of both NMOSFETs/NPN bipolar junction transistors are coupled to ground, and one of the NMOSFETs/NPN bipolar junction transistors is diode-connected to sense the output current of Gm-cell, whereby by connecting the gate/base electrodes of both said NMOSFETs/NPN bipolar junction transistors the sensed output current of Gm-cell is mirrored to the low-impedance electrode of the diode-connected transistor.

Preferably both the current mirror and the Gm-cell mirror the supply- and temperature-independence reference voltage to the low-impedance electrode of the diode-connected transistor with current-driving capability. Preferably the reference mirror circuit accepts a supply- and temperature-independent reference voltage and mirrors this reference voltage to the output terminal of the regulator by generating a control voltage biased to the control electrode of the control transistor.

Some embodiments of the invention will now be described by way of example with reference to the accompanying drawings, in which:

FIG. 1 is a schematic illustration of an art LDO regulator,

FIG. 2 is a schematic illustrating the structure of a LDO regulator according to an embodiment of the invention,

FIG. 3 is a schematic illustration of the embodiment of FIG. 2,

FIG. 4 is a schematic illustrating the structure of an LDO regulator according to an alternative embodiment of the invention, and

FIG. 5 is a schematic illustration of the embodiment of FIG. 4.

This invention provides a LDO regulator with improved transient response and stability based on the concept of providing ultra-low resistance, which can be dynamically changed according to VOUT, at the output of the LDO regulator, even though the pass transistor itself has high output resistance.

FIG. 2 shows the basic structure of an embodiment of the LDO regulator in accordance with this invention, including a pass transistor MPASS, a control transistor MCON, a DC-biasing circuit, a reference mirror circuit, a first biasing-current source IB1 and an optional output capacitor. MPASS is interposed between VIN and VOUT. The gate electrode of MPASS is coupled to one end of the DC-biasing circuit. The source electrode of MCON is connected to VOUT. The gate electrode of MCON is biased by a control voltage VCON, which is generated by the reference mirror circuit. The drain electrode of MCON is coupled to one end of the current source and one end of the DC-biasing circuit. Another end of current source is coupled to ground. MCON produces a control current IC that is proportional to the difference between VOUT and VCON. Both IC and IB1 provide information to the DC-biasing circuit, which determines the gate voltage of MPASS for regulating VOUT.

Although MPASS operates in saturation region, the output resistance is reduced by the source electrode of MCON. In addition, feedback action further reduces the output resistance by at least two orders of magnitude due to the high voltage gain of MCON. Since the pole formed by COUT and output resistance is located at a sufficiently high frequency without affecting stability of the LDO regulator, the limited choices of combinations of COUT and RESR are substantially relaxed.

The output resistance ROUT of a LDO regulator is given by the equation

R OUT = 1 g m c ( 1 + g m p r b )
where

The transient response of a LDO regulator also benefits from MCON according to this invention. When load current is increased, the decreased VOUT increases the resistance of MCON, which minimizes the discharge of the output capacitor, and hence reduces the undershooting voltage. Moreover, IC produced by MCON is reduced due to the decreased VOUT. The gate of MPASS is discharged by IB1 through the DC-biasing circuit to match heavy load condition. While load current is reduced, the resistance of MCON is reduced due to increased VOUT. As MPASS cannot respond immediately, the excess current of MPASS is sunk by the low-resistance MCON to minimize the charge of the output capacitor and the overshoot voltage. In addition, the increased VOUT triggers MCON to produce more IC, which increases the gate voltage of MPASS through the DC-biasing circuit to match light load condition.

FIG. 3 shows in detail a circuit for realizing the general structure of FIG. 2 to form a LDO regulator according to an embodiment of this invention. In this embodiment the reference mirror circuit consists of a third biasing-current source IB3, which has the same current level as the biasing current IB1 of MCON, a diode-connected transistor MOFF, a current mirror consisting of two transistors M1 and M2 and a transconductance Gm-cell. The source electrode of MOFF is connected to the drain electrode of M2 and the non-inverting input of Gm-cell. Both the drain electrode and the gate electrode of MOFF are coupled together to form a diode-connection, producing a VCON for biasing the gate electrode of MCON. The biasing-current source inside the reference mirror circuit is interposed between the output of the reference circuit and the ground. The source electrodes of both M1 and M2 are coupled to VIN. The gate and drain electrodes of M1 and gate electrode of M2 are connected and driven by the output of Gm-cell. VREF is coupled to the inverting input of Gm-cell.

Preferably, at least within tolerances, the diode-connected transistor MOFF has the same dimensions and consumes approximately the same current as the control transistor MCON. The advantage of this is that the voltage across the low-impedance electrode and the control electrode of both MOFF and MCON are the same whereby the output voltage of the regulator equals the voltage applied to the low-impedance electrode of MOFF. Since MOFF and MCON have the same size and the same biasing current, the dependence of the gate-to-source voltage of MCON on VOUT is eliminated by MOFF, and thus, VOUT equals the voltage applied to the source electrode of MOFF. The current mirror and Gm-cell are used to provide VREF with driving capability to the source electrode of MOFF. Therefore, the reference circuit accepts a supply- and temperature-independent VREF, and generates VCON to the source electrode of MCON. Hence, the LDO regulator regulates VOUT closely to VREF applied to the reference circuit.

The DC-biasing circuit consists of a second biasing-current source IB2 and a resistive element or a voltage level shifting element. The resistive element may be either a resistor or may be either a NMOSFET or NPN bipolar junction transistor. In the latter case the source/emitter electrode of the NMOSFET/NPN bipolar junction transistor is coupled to the output electrode of the control transistor, the drain/collector electrode of the NMOSFET/NPN bipolar junction transistor is connected to the control electrode of the pass transistor, and the voltage applied on the gate/base electrode of the NMOSFET/NPN bipolar junction transistor is used to control the source-to-drain/emitter-to-collector resistance whereby a suitable DC voltage difference is provided between the control electrode of the pass transistor and the output electrode of the control transistor.

The biasing-current source inside the DC-biasing circuit is connected between VIN and the gate electrode of MPASS. The resistive element is interposed between the gate electrode of MPASS and the drain electrode of MCON. Both IB2 and the resistive element create a DC-offset voltage between the drain electrode of MCON and the gate electrode of MPASS. MCON is guaranteed to operate in saturation region under a wide range of VIN, and therefore extends the input voltage range of a LDO regulator.

It will be understood that while in the embodiment shown in FIGS. 2 and 3 the transistors MPASS, MCON and MOFF are all shown as PMOSFET transistors it will be understood that they could be placed by PNP bipolar junction transistors (BJT). If PNP BJTs are used then it will be understood that in the above description the MOSFET electrode terminology gate/source/drain is replaced by the BJT electrode terminology base/emitter/collector respectively. Moreover, it will also be understood by those skilled in the art that a complementary circuit could be designed using NMOSFET or NPN transistors in which the PMOSFET or PNP transistors are replaced by NMOSFET or NPN transistors with appropriate reconfiguration of the circuit. An example of how this might be done is shown in FIGS. 4 and 5.

It will be seen from the above that the present invention, at least in its preferred forms, provides a LDO regulator that unlike a conventional LDO does not require a tradeoff between stability and transient response, but rather provides a LDO regulator with simultaneously both improved transient response and stability.

The LDO regulator, at least in its preferred forms, consists of a pass transistor, a control transistor, a DC-biasing circuit, a reference mirror circuit, a biasing-current source and an optional output capacitor. The pass transistor connects in series between the input terminal and the output terminal of the LDO regulator. The control electrode of the control transistor is biased with a control voltage generated by the reference mirror circuit. The output terminal of the regulator is connected to the low-impedance electrode of the control transistor, which produces a control current proportional to the difference between the VOUT and the control voltage. The control current controls the pass transistor through the DC-biasing circuit for regulating VOUT to a pre-defined value.

In steady-state operation, the output resistance of the LDO regulator is significantly reduced by both the low-impedance electrode of the control transistor connected to the output terminal of the regulator and the feedback used for regulation. Hence, the pole location at the output of the LDO regulator is pushed to a sufficiently high frequency without affecting stability, and this approach relaxes the limited choices of combinations of COUT and RESR.

During load transient, the capacitor at the output of the regulator (e.g. an optional output capacitor or regulator output parasitic capacitor) is either charged by the excess current of the pass transistor or discharged by the increased load current, and the VOUT is changed accordingly. The control transistor senses the change of VOUT, and produces a corresponding control current for regulation. More importantly, the resistance of the control transistor connected to the output of the regulator is reduced to sink the excess pass transistor current or increased to minimize the discharge of the output capacitor, and therefore improves transient response

Leung, Ka Nang, Man, Tsz Yin, Leung, Chi Yat, Mok, Philip Kwok Tai, Chan, John Man Sun

Patent Priority Assignee Title
8129965, Jun 03 2009 Advanced Analog Technology, Inc. Quick-start low dropout regulator
9104223, May 14 2013 Intel Corporation Output voltage variation reduction
9292026, Oct 07 2013 Dialog Semiconductor GmbH Circuits and method for controlling transient fault conditions in a low dropout voltage regulator
9857816, Oct 07 2013 Dialog Semiconductor GmbH Circuits and method for controlling transient fault conditions in a low dropout voltage regulator
Patent Priority Assignee Title
6188211, May 13 1998 Texas Instruments Incorporated Current-efficient low-drop-out voltage regulator with improved load regulation and frequency response
6414537, Sep 12 2000 National Semiconductor Corporation Voltage reference circuit with fast disable
6759836, Oct 01 2002 National Semiconductor Corporation Low drop-out regulator
7030598, Aug 06 2003 National Semiconductor Corporation Low dropout voltage regulator
7589507, Dec 30 2005 ST-Ericsson SA Low dropout regulator with stability compensation
20050242791,
//////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 27 2006MAN, TSZ YINThe Hong Kong University of Science and TechnologyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0260710898 pdf
Jun 27 2006MOK, PHILIP KWOK TAIThe Hong Kong University of Science and TechnologyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0260710898 pdf
Jun 27 2006CHAN, JOHN MAN SUNThe Hong Kong University of Science and TechnologyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0260710898 pdf
Jun 28 2006LEUNG, CHI YATThe Hong Kong University of Science and TechnologyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0260710898 pdf
Jun 28 2006LEUNG, KA NANGThe Hong Kong University of Science and TechnologyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0260710898 pdf
Oct 23 2009The Hong Kong University of Science and Technology(assignment on the face of the patent)
Date Maintenance Fee Events
Mar 25 2015M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Mar 13 2019M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
May 10 20144 years fee payment window open
Nov 10 20146 months grace period start (w surcharge)
May 10 2015patent expiry (for year 4)
May 10 20172 years to revive unintentionally abandoned end. (for year 4)
May 10 20188 years fee payment window open
Nov 10 20186 months grace period start (w surcharge)
May 10 2019patent expiry (for year 8)
May 10 20212 years to revive unintentionally abandoned end. (for year 8)
May 10 202212 years fee payment window open
Nov 10 20226 months grace period start (w surcharge)
May 10 2023patent expiry (for year 12)
May 10 20252 years to revive unintentionally abandoned end. (for year 12)