An open-loop switching amplifier achieves synchronous operation using a ring oscillator based upon a tapped delay line. A counter is clocked from the ring oscillator, periodically comparing incoming more significant data to the value of the counter to form a pulsewidth modulated output waveform. Modulating the effective width of the output waveform in incremental delay line taps is equivalent to incoming less significant data. This technique then effects time-period summation of coarse and fine resolution clocked data.

Patent
   RE42470
Priority
Jun 28 2004
Filed
Jun 12 2009
Issued
Jun 21 2011
Expiry
Jun 28 2025
Assg.orig
Entity
Large
1
3
all paid
0. 3. A circuit comprising:
an oscillator including a tapped delay line;
a decoder coupled to the tapped delay line and configured to generate a first output;
a counter coupled to the oscillator and configured to generate a second output; and
a comparator configured to receive the first and second outputs and to generate a pulse-width modulated output signal in response to the first and second outputs.
1. Electronic circuitry enabling an open-loop switching amplifier receiving incoming data to achieve synchronous operation, comprising:
a ring oscillator based upon a tapped delay line;
a decoder having an input connected to the taps of the delay line and an output forming the more significant data to a comparator;
a counter clocked by the ring oscillator; and
wherein the comparator periodically compares the more significant data to the value of the counter to form a pulsewidth modulated output waveform.
0. 12. A method for generating a pulse-width modulated output signal, the method comprising:
driving inputs of a comparator through sequential binary states, each state having a first and a second group of bits, wherein the first group of bits is based, at least in part, on signals received from taps of an oscillator delay line, and wherein the second group of bits is based, at least in part, on counts from a counter configured to be incremented by an oscillator;
comparing received data with the comparator inputs; and
generating the pulse-width modulated output signal based, at least in part, on the comparison.
2. The circuitry of claim 1, wherein the tapped delay line has 8 taps.
0. 4. The circuit of claim 3, wherein the oscillator comprises a ring oscillator.
0. 5. The circuit of claim 3, wherein the first output is based, at least in part, on signals received from a plurality of taps of the tapped delay line.
0. 6. The circuit of claim 3, wherein the counter is configured to increment in response to a signal received at one tap of the oscillator, and wherein the second output is based on a count of the counter.
0. 7. The circuit of claim 3, wherein the comparator is further configured to:
receive input data and compare the input data with a signal based on the first and second outputs; and
generate the pulse-width modulated output signal based, at least in part, on the comparison.
0. 8. The circuit of claim 3, wherein the first and second outputs comprise binary numbers.
0. 9. The circuit of claim 3, wherein the first output is configured to change at a first rate and the second output is configured to change at a second rate, and wherein the first rate is faster than the second rate.
0. 10. The circuit of claim 3, wherein the comparator comprises less significant inputs and more significant inputs, and wherein the decoder is further coupled to the less significant inputs and the counter is further coupled to the more significant inputs.
0. 11. The circuit of claim 3, wherein the counter is further configured to reset in response to said generation of the pulse-width modulated output signal.
0. 13. The method of claim 12, wherein the oscillator comprises a ring oscillator.
0. 14. The method of claim 12, wherein the first group of bits changes at a faster rate than the second group of bits.
0. 15. The method of claim 12, wherein a width of the pulse-width modulated output signal is based, at least in part, on the comparison.
0. 16. The method of claim 12, further comprising stopping the oscillator and the counter at an end of a period of the pulse-width modulated output signal.
0. 17. The method of claim 12, further comprising, in response to receiving a period start strobe signal, latching input data and starting the oscillator and the counter.

This application claims priority from U.S. Provisional Patent Application Ser. No. 60/583,507, filed Jun. 28, 2004, the entire content of which is incorporated herein by reference.

This invention relates generally to switching amplifiers and, in particular, to apparatus and methods enabling an open-loop switching amplifier to achieve synchronous operation.

Open-loop switching amplifiers with digital inputs typically operate as clock-synchronous devices which deliver two defined voltage levels to a load. Resultantly, time resolution of the output pulsewidths cannot be finer than that of the driving clock signal. Unlike their analog-input equivalents, the dynamic range of digital-input switching amplifiers is therefore limited by the resolution (or frequency) of the clock. While dynamic range may be extended by the use of more than two defined output switching levels, as taught in U.S. Pat. No. 6,535,058 entitled “Multi-Reference, High-Accuracy Switching Amplifier,” additional circuitry and/or output switching devices are incurred.

Dynamic range enhancement through the use of asynchronous delay line elements is taught in U.S. Pat. No. 4,773,096, entitled “Digital Switching Power Amplifier,” incorporated herein by reference. However, significant distortion results from the lack of synchronization between clocked and delay line elements of such an amplifier. There exists a need of a simple method whereby an open-loop switching amplifier can avail itself of fully synchronous operation.

The present invention broadly allows an open-loop switching amplifier to achieve fully synchronous operation. In terms of circuitry, the preferred embodiment includes a ring oscillator based upon a tapped delay line. A counter is clocked from the ring oscillator, periodically comparing incoming more significant data to the value of the counter to form a pulsewidth modulated output waveform. Modulating the effective width of the output waveform in incremental delay line taps is equivalent to incoming less significant data. This technique then effects time-period summation of coarse and fine resolution clocked data, the result being the time equivalent of the voltage/current/power technique disclosed in U.S. Pat. No. 6,535,058 entitled “Multi-Reference, High-Accuracy Switching Amplifier.”

FIG. 1 shows block diagram of an embodiment of the present invention.

Referring now to FIG. 1, delay-elements 105, 106, 107, 108, 109, 110, 111, 112 are connected serially, with the ultimate output connected to the input of inverter 113. The output converter 113 is gated by AND gate 104 to then drive delay element 105 as well as the clock input of counter 115. The delay elements 105 through 112 and inverter 113 therefore comprise a ring oscillator which produces a series of bit patterns to decoder 114, and a clock signal to counter 115.

It can be seen that, in this particular example, eight specific bit patterns will be presented to decoder 114 after each negative-going transition of the clock input of counter 115, and that eight different specific bit patterns will be presented to decoder 114 after each positive-going transition of the clock input of counter 115. Decoder 114 receives the bit patterns from delay elements 105 through 112, and produces a known binary number for each bit pattern at outputs N0, N1, N2, N3. Outputs N0 through N3 of decoder 114 drive less significant inputs B0, B1, B2, B3, respectively, of binary comparator 116. Outputs Q0, Q1, Q2, Q3 of counter 115, which is clocked once per sixteen output states of decoder 114, drive comparator 116 more significant inputs B4, B5, B6, B7, respectively. Inputs B0 through B7 of comparator 116 can then be seen to be driven through sequential binary states, four bits of which are derived from asynchronous delays and four bits of which are derived from a counter synchronized to said delays.

Inputs A0, A1, A2, A3, A4, A5, A6, A7 of comparator 116 receive as input outputs Q0, Q1, Q2, Q3. Q4, Q5, Q6, Q7 of latch 103, which receives incoming data 102 as inputs D0, D1, D2, D3, D4, D5, D6, D7, respectively. Latched incoming data is thus compared with the aforementioned composite sequential binary states to form a pulsewidth modulated signal 117. Pulsewidth signal 117 resets counter 115 and flip-flop 118 directly at their reset inputs. The output of flip-flop 118, when so reset, disables AND gate 104 output.

The ring oscillator described above and counter 115 are thus stopped at the end of each pulsewidth period. At the start of each pulsewidth period, period start strobe 101 both latches new incoming data 102 at the output of latch 103, and enables both the ring oscillator and counter 115 by setting the output of flip-flop 118 high. By this means, pulsewidth period synchronization is effected.

By the above discussion, it can be seen that multiple time references (one faster than that possible with synchronous logic, and one slower) are used to modulate a pulsewidth signal. Use of pulsewidth signal 117 is then used for the purpose of amplification, as is well known in the art.

Although comparison is used to illustrate application of the present invention to pulsewidth modulation, other techniques, such as direct delay production, are as well anticipated.

Kirn, Larry

Patent Priority Assignee Title
8330541, Mar 01 2011 Maxim Integrated Products, Inc Multilevel class-D amplifier
Patent Priority Assignee Title
4773096, Jul 20 1987 JAM Technologies, LLC Digital switching power amplifier
6535058, Nov 12 1998 HANGER SOLUTIONS, LLC Multi-reference, high-accuracy switching amplifier
6825644, Nov 14 2002 Exar Corporation Switching power converter
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 10 2005KIRN, LARRYJAM TECHNOLOGIES, INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0257660165 pdf
Dec 07 2007JAM TECHNOLOGIES, INC JM ELECTRONICS LTD LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0257660872 pdf
Dec 07 2007JAM TECHNOLOGIES, INC JM MGMT GROUP LTD LLCCORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE S NAME PREVIOUSLY RECORDED AT REEL: 025766 FRAME: 0872 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT 0484150298 pdf
Jun 12 2009JM Electronics Ltd. LLC(assignment on the face of the patent)
Aug 12 2015JM MGMT GROUP LTD LLCCHARTOLEAUX KG LIMITED LIABILITY COMPANYMERGER SEE DOCUMENT FOR DETAILS 0484170590 pdf
Date Maintenance Fee Events
Nov 24 2014M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Nov 15 2018M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Jun 21 20144 years fee payment window open
Dec 21 20146 months grace period start (w surcharge)
Jun 21 2015patent expiry (for year 4)
Jun 21 20172 years to revive unintentionally abandoned end. (for year 4)
Jun 21 20188 years fee payment window open
Dec 21 20186 months grace period start (w surcharge)
Jun 21 2019patent expiry (for year 8)
Jun 21 20212 years to revive unintentionally abandoned end. (for year 8)
Jun 21 202212 years fee payment window open
Dec 21 20226 months grace period start (w surcharge)
Jun 21 2023patent expiry (for year 12)
Jun 21 20252 years to revive unintentionally abandoned end. (for year 12)