An apparatus and method for compensating audio signals to be recorded on an optical disc to optimize usage of memory in an audio decoding circuit, and to neutralize invalid audio data to produce good audio quality. A determination is made with regard to whether audio data signals contain normal data or invalid data. Invalid data is adjusted into normal audio data, and stored in the memory. The volume of the data stored in the memory is monitored to detect overflow and underflow conditions of the memory, a data transmitting stopping signal being sent during an overflow condition of the memory, a data transmitting requesting signal being sent during an underflow condition. The audio data reproduced from the memory is decoded, and the decoded audio data is output. Undesired errors are prevented by monitoring the reproduced audio data for invalid data and by adjusting invalid data into normal data when detected.
|
0. 11. A method for controlling an audio memory to produce a compensated audio data from an audio decoding circuit included in a data decoding unit having a video decoding circuit, the data decoding unit independently processing audio and video data, the method comprising:
receiving the audio data including the compensated audio data, wherein compensating the audio data comprises:
detecting an amount of audio data stored in the audio memory, the detecting comprising:
determining a size of the audio data by detecting an address of a last audio data stored in the audio memory,
comparing the detected address of the last audio data stored in the audio memory with a reference address corresponding to a predetermined lower threshold for the amount of audio data stored in the audio memory, and
determining whether the amount of audio data stored in the audio memory is less than the predetermined lower threshold based on the comparison of the detected address with the reference address,
requesting additional audio data to be stored into the audio memory independently of processing in the video decoding circuit when the amount of audio data stored in the audio memory is less than the predetermined lower threshold,
detecting a cyclic redundancy code of a bitstream representing the audio data for error detection;
detecting invalid data based on count information associated with the audio data;
generating dummy data based on the detecting of the invalid data, the dummy data being repeatedly generated until the audio data reaches a predefined length of bytes;
storing the dummy data with the audio data in the audio memory to thereby produce the compensated audio data; and
decoding the compensated audio data output from the audio memory by processing the compensated audio data and by using the detected cyclic redundancy code.
0. 13. A data decoding apparatus for controlling an audio memory to produce a compensated audio data from an audio decoding circuit included in the data decoding apparatus having a video decoding circuit, the data decoding apparatus independently processing audio and video data, the data decoding apparatus comprising:
an audio decoding unit included in the audio decoding circuit, the audio decoding unit comprising a control unit including a signal generator, and a volume detecting unit, the volume detecting unit comprising a comparing unit and a last address detecting unit; and
the audio memory included in the audio decoding circuit and coupled to the audio decoding unit, the audio decoding unit to perform operations comprising:
receiving the audio data including the compensated audio data, wherein compensating the audio data comprises:
detecting, at the volume detecting unit, an amount of audio data stored in the audio memory, the detecting comprising:
determining a size of the audio data by detecting, at the last address detecting unit, an address of a last audio data stored in the audio memory,
comparing, at the comparing unit, the detected address of the last audio data stored in the audio memory with a reference address corresponding to a predetermined lower threshold for the amount of audio data stored in the audio memory, and
determining, at the comparing unit, whether the amount of audio data stored in the audio memory is less than the predetermined lower threshold based on the comparison of the detected address with the reference address,
generating, at the signal generator, a data transmission request signal requesting additional audio data to be stored into the audio memory independently of processing in the video decoding circuit when the amount of audio data stored in the audio memory is less than the predetermined lower threshold,
detecting a cyclic redundancy code of a bitstream representing the audio data for error detection;
detecting invalid data based on count information associated with the audio data;
generating dummy data based on the detecting of the invalid data, the dummy data being repeatedly generated until the audio data reaches a predefined length of bytes;
storing the dummy data with the audio data in the audio memory to thereby produce the compensated audio data; and
decoding the compensated audio data output from the audio memory by processing the compensated audio data and by using the detected cyclic redundancy code.
0. 1. A method for controlling an audio memory of an audio decoding circuit included in a data decoding unit having a video decoding circuit, said method comprising:
detecting an amount of data stored in said audio memory, and an address of a last audio data stored in said audio memory;
comparing the detected address of the last audio data stored in said audio memory with a reference address, which corresponds to a predetermined lower threshold for said amount of data stored in said audio memory, and determining whether said amount of data stored in said audio memory is less than said predetermined lower threshold based on the comparison of the detected address with the reference address; and
requesting additional audio data to be stored into said audio memory independently of processing in the video decoding circuit when said amount of data stored in said audio memory is less than said predetermined lower threshold.
0. 2. The method recited by
storing data that is representative of previously stored audio data when additional audio data is not available for storage into said audio memory while said amount of data stored in said audio memory is less than said predetermined lower threshold.
0. 3. The method recited by
storing dummy data into said audio memory while said amount of data stored in said audio memory is less than said predetermined lower threshold.
0. 4. An apparatus for controlling an audio memory of an audio decoding circuit included in a data decoding unit having a video decoding circuit, said apparatus comprising:
a volume detecting unit for detecting an amount of data stored in said audio memory, said volume detecting unit comprising a last address detecting unit for detecting an address of a last audio data stored in said audio memory;
a comparing unit for comparing the detected address of the last audio data stored in said audio memory with a reference address, which corresponds to a predetermined lower threshold for said amount of data stored in said audio memory, and determining whether said amount of data stored in said audio memory is less than said predetermined lower threshold based on the comparison of the detected address with the reference address; and
a controller including a signal generator, said signal generator generating a data transmission request signal requesting additional audio data to stored into said audio memory independently of processing in the video decoding circuit when said amount of data stored in said audio memory is less than said predetermined lower threshold.
0. 5. The apparatus recited by
0. 6. The apparatus recited by
0. 7. A method for controlling an audio memory of an audio decoding included in a data decoding unit having a video decoding circuit, said method comprising:
detecting an amount of data stored in said audio memory by detecting an address of a last audio data stored in said audio memory;
comparing the detected address of the last audio data stored in said audio memory with a reference address, which corresponds to a predetermined upper threshold for said amount of data stored in said audio memory, and determining whether said amount of data stored in said memory is greater than aid predetermined upper threshold based on the comparison of the detected address with the reference address; and
generating a data transmission stopping signal independently of processing in the video decoding circuit when said amount of data stored in said audio memory is greater than said predetermined upper threshold until said amount of data stored in said audio memory is less than or equal to said predetermined upper threshold.
0. 8. The method recited by
halting storage of additional audio data in said memory when said amount of data stored on said memory is greater than said predetermined upper threshold.
0. 9. An apparatus for controlling an audio memory of an audio decoding circuit included in a data decoding unit having a video decoding circuit, said apparatus comprising:
a volume detecting unit for detecting an amount of data stored in said audio memory, wherein said volume detecting unit comprising a last address detecting unit for detecting an address of a last audio data stored in said audio memory;
a comparing unit for comparing the detected address of the last audio data stored in said audio memory with a reference address, which corresponds to a predetermined upper threshold for said amount of data stored in said audio memory, and determining whether said amount of data stored in said audio memory is greater than said predetermined upper threshold based on the comparison of the detected address with the reference address; and
a controller including a signal generator, said generator generating a data transmission stopping signal independently of processing in the video decoding circuit when said amount of data stored in said audio memory is greater than said predetermined upper threshold until said amount of data stored in said audio memory is less than or equal to said predetermined upper threshold.
0. 10. The apparatus recited by
0. 12. The method of claim 11, wherein the decoding includes an inverse discrete cosine converting transformation.
0. 14. The apparatus of claim 13, wherein the decoding includes an inverse discrete cosine converting transformation.
|
Notice: More than one reissue application has been filed for the reissue of U.S. Pat. No. 6,542,564. The reissue applications are Ser. Nos. 11/932,893; 11/930,729 (the present application); and 11/932,846, all of which are divisional reissues of U.S. Pat. No. 6,542,564. Further, each of reissue application Ser. Nos. 12/850,590; 12/850,593; and 12/850,594 is a continuation of reissue application Ser. No. 11/930,729 (the present application). Additionally, each of pending reissue application Ser. Nos. 12/850,600 and 12/850,602 is a reissue of U.S. Pat. No. 6,542,564.
This application is a divisional of application Ser. No. 09/866,728, filed on May 30, 2001, now U.S. Pat. No. 6,408,040 which is a continuation of application Ser. No. 08/985,631, filed on Dec. 4, 1997, now abandoned the entire contents of which are hereby incorporated by reference and for which priority is claimed under 35 U.S.C. §120; and this application claims priority of application No. 97-3399 filed in Korea on Feb. 4, 1997 under 35 U.S.C. §119.
1. Field of the Invention
The present invention relates to a method and apparatus for reproducing data from an optical disc and, more particularly, to a method and apparatus for compensating audio signals reproduced from the optical disc.
2. Description of the Prior Art
A Compact Disc (referred to as “CD” hereinafter) is a conventional recording medium which records data digitally. Because data is recorded digitally, it does not deteriorate when reproduced, even if the CD is used repeatedly. However, the CD, which is presently used throughout audio and computer fields, has limited recording capacity that restricts its use in video. A Digital Versatile Disc (“DVD”) has been recently developed as a new recording medium suitable for the multi-media age in the recording media market. The DVD is able to store moving images as well as numbers, characters, figures and voices. The DVD has all the advantages of the CD, and has a recording capacity of about 5.2 Gbytes per side. Therefore, a complete conventional movie, including moving images, can be sufficiently recorded on one DVD.
Physically, the DVD is as small and durable as a conventional CD. Furthermore, data stored on the DVD is recorded digitally, rendering it able to be preserved easily. For these reasons, the DVD is an alternative recording medium that has become widely used in the market of recording media including video/audio and computer fields. The wide use of the DVD in image fields has given the DVD a good reputation as an image recording media.
Conventional reproduction apparatuses for reproducing video/audio signals from the DVD, and the operation thereof, are described in detail below with reference to
The conventional reproduction apparatus further comprises: a micro-processor 15 for managing the overall control of the reproduction apparatus according to a user's request, and for controlling the servo-circuit 13; a navigator 17 for receiving commands from the micro-processor 15, and for executing the commands as to the transmission of data; and a high frequency amplifying circuit 5 for amplifying data read from the optical pick-up apparatus 3 in high frequency bands, and for outputting amplified signals under the control of the navigator 17.
The conventional reproduction apparatus also comprises: an error correcting circuit (ECC) 7 for correcting errors in bit stream of amplified signals output from the high frequency amplifying circuit 5 and for outputting corrected signals under the control of the navigator 17; and a Variable Bit Rate buffer (VBR buffer) 9 for temporarily storing signals output from the error correcting circuit 7 under the control of the navigator 17. The VBR buffer 9 may be a First In First Out (FIFO) buffer.
In addition, the conventional reproduction apparatus comprises a data decoding unit 20 which is composed of a video decoding circuit 21, a graphics circuit 25 and an audio decoding circuit 27. When the bit stream output from the VBR buffer 9 is input to the navigator 17 and the data decoding circuit unit 20, the video decoding circuit 21 extracts only video signal data therefrom and decodes the video signal data based on data dividing control signals of the navigator 17. Similarly, the graphics circuit 25 extracts and decodes only caption signal data, and the audio decoding circuit 27 extracts and decodes only audio signal data.
The video data decoded by the video decoding circuit 21 and the caption signal data decoded by the graphics circuit 25 are mixed in a mixer (not shown in the attached drawings), and then the mixed data is converted into analog signals by a video digital/analog converter 23, which is displayed after being adjusted into broadcasting signals in a NTSC/PAL encoder 31. In the similar manner, the audio data decoded by the audio decoding circuit 27 is converted into analog signals by a audio digital/analog converter 29, which audio data is then synchronized with the video signals and output.
The operation of the conventional reproduction apparatus of the optical disc will be described in the following.
The video/audio data recorded in the DVD is composed of user data and system data. The user data is composed of video data formatted in VBR format which will be processed in the video decoding circuit 21, and audio data which will be processed in the audio decoding circuit 27. The system data is composed of information relating to systematic functions, by which, for example, the video/audio data selected by the user are read from the DVD and transmitted to the audio decoding circuit 27 and video decoding circuit 21 at a suitable rate.
When reproduced from the DVD, the video data and the audio data are adequately amplified. The amplified signals being corrected in the error correcting circuit 7 before being temporarily stored in the VBR buffer 9.
The signals output from the VBR buffer 9 are input into the data decoding unit 20 under the control of the navigator 17, and the data dividing operation is executed in at least one of the decoding circuits of data decoding unit 20. Then, the divided signals are decoded, respectively, by the following process.
The video decoding circuit 21 comprises a parser 33, a video decoding unit 35 and a memory 37. The parser 33 receives the bit stream from the VBR buffer 9 via a first input terminal and the data dividing control signals from the navigator 17 via a second input terminal. The parser 33 extracts only the video data in accordance with the data dividing control signals, and outputs the video data to the video decoding unit 35. Other video-related signals will be parsed to subsequent stages (such as, the graphics circuit 25 and audio decoding circuit 27). The video decoding unit 35 generates original signals by decoding the video data extracted in the parser 33. The video decoding unit 35 may also temporarily store the decoded data of the original signal in the memory 37, and output the original signals stored in the memory 37. The video decoding unit comprises a control unit (not shown in the attached drawings) for monitoring the storage volume of the data stored in the memory 37, and for outputting a data transmitting request signal to the navigator 17 based on the storage volume of the data stored in memory 37.
In other words, the video decoding circuit 21 decodes the video data input from the parser 33, temporarily stores the decoded video data in the memory 37, and outputs signals based on stored data when the data corresponding to a predetermined screen portion are stored. The video decoding circuit 21 also monitors the storage volume of the data stored in the memory 37, in which the data decoded in the video decoding unit 35 are stored. So long as there is memory space in the memory 37, the video decoding unit 35 will decode additional video data by outputting the data transmitting request signal to the navigator 17. However, if the memory 37 is full, the video decoding unit 35 adjusts the input of video data to memory 37 by outputting a data transmitting stopping signal to the navigator 17.
Unlike the video decoding circuit 21, the audio decoding circuit 27 does not have any means to output a data transmitting request signal or data transmitting stopping signal to the navigator 17. That is, in the conventional reproduction apparatus for the optical disc, the rate at which the data is input into the audio decoding circuit 27 is adjusted only according to the storage volume of the data stored in the memory 37 of the video decoding circuit 21 used to decode the video data.
As mentioned earlier, the size of recorded video data is about 9 times that of recorded audio data, as shown in
In order to overcome the above problem, the memories 37 and 43 may be designed so that the ratio of recording space in the memory 37 of the video decoding circuit 21 to the recording space in the memory 43 of the audio decoding circuit 27 is less than 9:1. To achieve this reduced proportion without sacrificing video data memory capacity, the memory 43 of the audio decoding circuit 27 must be made larger. However, in such case, the cost of the apparatus rises and the memory 43 can not be used efficiently.
In addition, since the audio decoding circuit 27 can not generate the data transmitting request and stopping signals independently, the conventional apparatus has another problem in that overflow and/or underflow of the data occurs in the memory 43 of the audio decoding circuit 27.
As shown in
However, as shown in
If the size of the bit stream of the audio data being input into the audio decoding circuit 27 is smaller than 1536 bytes (refer to
It is an object of the present invention to solve the above-mentioned problems with the conventional reproduction apparatus of the DVD.
It is also an object of the present invention to provide an apparatus and method for compensating reproduced audio signals of the optical disc by which the memory in the audio decoding circuit can be used most efficiently.
It is another object of the present invention to provide an apparatus and method for compensating reproduced audio signals of the optical disc which result from invalid audio data input due, e.g., to disc errors, to reproduce a good quality sound.
One aspect of the present invention is a method and apparatus for compensating invalid audio signals by determining whether an audio data unit has a size that is equal to a predetermined size that is related to a size of a valid audio frame, changing the size of the audio data unit to the predetermined size when it is not equal to the predetermined size, and storing the audio data unit into an audio memory. To determine whether an audio data unit has a size that is equal to a predetermined size, header data within the audio data unit is detected, and a size of the audio data unit following the detected header is compared to the predetermined size.
When the audio data unit is smaller than the predetermined size, the size of the audio data unit may be changed by adding dummy data to the audio data unit. The dummy data may be muted signal data, or data that is representative of audio data included in audio data units previously stored in the audio memory. By contrast, when the audio data unit is larger than the predetermined size, a portion of the audio data unit exceeding the predetermined size may be eliminated, or it may be stored and overwritten with valid audio data unit.
Another aspect of the present invention is a method and apparatus for compensating invalid audio signals by counting a number of bits following a header of an audio data unit, detecting a size of the audio data unit based on the number of bits counted in the counting step, and controlling storage of the audio data unit into an audio memory based on the detected size. When the detected size is smaller than a predetermined size, the storage of the audio data unit is controlled by generating dummy data, and adding the dummy data to the audio data unit or replacing the audio data unit with the dummy data. As such, storage of the audio data unit into the memory is prevented when the detected size is smaller than a predetermined size. By contrast, when the detected size is larger than a predetermined size, at least a portion of audio data corresponding to the audio data unit exceeding the predetermined size is prevented from being stored in the audio memory. In this manner, consecutively received audio data units are stored separately.
Yet another aspect of the present invention is a method and apparatus for controlling storage of audio data to an audio memory based on amount of data stored in that audio memory. Specifically, the method and apparatus detect an amount of data stored in the audio memory, and controlling storage of audio data into the audio memory based on the amount of data stored. The detecting step includes determining whether the amount of data stored in the audio memory is less than a predetermined lower threshold, or greater than a predetermined upper threshold. This can be accomplished by detecting an address of a last audio data unit stored in the memory and comparing that detected address to the predetermined upper and lower thresholds.
If the detected address is less than the predetermined lower threshold, additional audio data may be requested for storage into the audio memory. If additional audio data is not available, data that is representative of previously stored audio data. By contrast, if the detected address is greater than the predetermined upper threshold, a data transmission stopping signal is generated and storage of additional audio data may be stored in the memory is halted.
Further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of example only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
The above and other objects, features and advantages of the present invention will become apparent from the following detailed description with the accompanying drawings, which are given by way of illustration only and thus are not limitative of the present invention, and in which:
The reproduction apparatus of the present invention also comprises: a micro-processor 115 or other processing device for managing the overall operation of the apparatus upon user's demand, and for controlling the operation of the servo-circuit 113 and the high frequency amplifying circuit 105; and a navigator 117 for receiving control signals from the micro-processor 115 and for controlling data transmission.
Further, the reproduction apparatus of the present invention comprises: an error correcting circuit 107 for correcting errors of bit stream signals output from the high frequency amplifying circuit 105 and for outputting corrected signals under the control of the navigator 117; and a VBR buffer 109 for temporarily storing the signals output from the error correcting circuit 107 under the control of the navigator 117. The VBR buffer 109 may be a First In First Out (FIFO) buffer.
In addition, the reproduction apparatus of the present invention comprises a data decoding unit 120 which includes a video decoding circuit 121, a graphics circuit 125 and an audio decoding circuit 127. The bit stream signals output from the VBR buffer are input into the navigator 117 and the data decoding circuit unit 120. The video decoding circuit 121 extracts only video signals from the bit stream signals input, and decodes them upon receiving data dividing control signals from the navigator 117. Similarly, the graphics circuit 125 extracts and decodes only caption signals, and the audio decoding circuit 127 extracts and decodes only audio signals.
The audio signal data is decoded into audio data by audio decoding circuit 127 using the above described process, and the audio data is converted into audio analog signals which are output synchronously with the video signal by an audio digital/analog signal converter 129. Video data decoded in the video decoding circuit 121 and caption data decoded in the graphics circuit 125 are mixed in a mixer (not shown in the attached drawings). The mixed signal output by the mixer is converted into an analog signal by a video digital/analog signal converter 123. The analog signals are adjusted to broadcasting signals in a NTSC/PAL encoder 131 before being output for display.
The video decoding circuit 121 and the audio decoding circuit 127 are both capable of outputting data transmitting request signals to the navigator 117. The storage of data in the memory included in the video decoding circuit 121 and the audio decoding circuit 127 may be adjusted based on the size of those respective memories.
The video decoding circuit 121 may use its memory most efficiently by outputting the data transmitting request signals to the navigator 117 based on the storage volume of the video data recorded therein.
According to
The audio decoding circuit 127 of the reproduction apparatus of the present invention comprises a parser 139, an audio decoding unit 141 and a memory 143. The parser 139 receives a bit stream from the VBR buffer 109 via a first input terminal and the data dividing control signals from the navigator 117 via a second input terminal. The bit stream may be received from VBR buffer 109 directly, or after being passed through one or more of video decoding circuit 121 and graphics circuit 125, as shown in
The audio decoding unit 141 within audio decoding circuit 120 generates audio data which corresponds to the original audio signals by decoding the audio signals extracted by the parser 139. The audio decoding unit 141 also executes data read/write operations. For example, the audio decoding unit 141 may temporarily write the audio data in the memory 143, or it may read and output the audio data recorded in the memory 143. The audio decoding unit 141 may also monitor the storage volume of the audio data stored in the memory 143 and output the data transmitting request signals to the navigator 117 accordingly.
The audio decoding unit 141 may also comprise a control unit 155 for acknowledging the storage volume of the audio data stored in the memory 143 upon receiving signals output from the data storage volume detecting unit 153, and for outputting an audio data transmitting request signal or an audio data transmitting stopping signal to the navigator 117 based on the acknowledged storage volume. The control unit 155 also determines whether the audio data being analyzed in the bit stream analyzing unit 151 is invalid data or normal data. This determination can be made by, e.g., counting the number of bytes included in the received audio data and comparing that number to a number of bytes in a normal audio data unit. The control unit 155 controls the read/write operation of the audio data output from the bit stream analyzing unit 151 in accordance with the storage volume of the audio data of the memory 143. The control unit 155 also controls the operations of other circuit subunits (not shown in the attached drawings) included in the audio decoding unit 141.
Under the control of the control unit 155, the audio data of one normal frame being output from the memory 143 is decoded by a multiplexer 157 and an Inverse Discrete cosine ConverTing unit (IDCT) 159 according to the time-frequency converting method, and then the decoded audio data is output. As seen in
In other words, the audio decoding unit 141 adjusts the rate which the audio signals are being input thereto. Audio decoding unit 141 is therefore able to decode the audio signals typically associated with one normal frame by generating the data transmitting request signal or the data transmitting stopping signal based on the bytes counting operation performed by the control unit 155, and by acknowledging the storage volume of the audio data stored in the memory 143 in accordance with the detecting signal of the data storage volume detecting unit 153.
The detecting operation of the storage volume of the data stored in the memory 143 by the data storage volume detecting unit 153 is now described with reference to
The control unit 155 further comprises a Central Processing Unit (CPU) 187 for controlling a read/write operation into both a dummy data generating unit 189 and the memory 143 based on output signals of the invalid data detecting unit 185. Also, the CPU 187 outputs the data transmitting stopping signal or the data transmitting request signal to the navigator 117 in response detection of an overflow/underflow by DSVDU 153.
When the audio signal detected in the invalid data detecting unit 185 is less than one normal frame (1536 bytes), the CPU 187 controls the dummy data generating unit 189 to generate dummy data which is stored in the memory 143 to make a complete normal frame. That is, by mixing the dummy data, the length of the input audio signal is adjusted into one normal frame.
On the other hand, when the audio signals detected in the invalid data detecting unit 185 is longer than one normal frame, the CPU 187 turns off data writing into the memory 143, effectively preventing any audio signals beyond one normal frame (1536 bytes) to be written from the bit stream analyzing unit 151 into the memory 143. Selectively, if the audio signals beyond one normal frame (1536 bytes) are already written, the CPU 187 may control the memory 143 so that the audio signals are overwritten by the audio signals of the next frame.
According to the overflow/underflow state signal detected from the overflow/underflow detecting unit 167, as shown in
In the following, the method for compensating the reproduced audio signals of the optical disc according to the present invention will be described in detail.
As shown in
The VBR buffer 109 generates a bit stream based on the signals temporarily stored therein. The bit stream is input from VBR buffer 109 into the navigator 117 and data decoding circuit unit 120. Navigator 117 decodes the signals of the system data and then executes the data dividing controlling operation. That is, the navigator 117 controls the data decoding circuit unit 120 so that the bit stream is decoded by the video decoding circuit 121 if the input bit stream represents the video data, and the bit stream is decoded by he audio decoding circuit 127 if the bit stream represents audio data. Similarly, the bit stream is decoded by the graphics circuit 125 if the bit stream represents caption data.
With reference to the audio decoding circuit 127 in
First, the navigator 117 determines the types of signals represented by the bit stream input from VBR buffer 109. When the signals in the bit stream represent the audio data, the navigator 117 controls the audio decoding circuit 127 to input the bit stream received by the parser 139 of the audio decoding circuit 127 into the audio decoding unit 141. The audio data being input into the audio decoding unit 141 is analyzed in the bit stream analyzing unit 151, and then stored in the memory 143.
In the above process of reproducing the optical disc, the data stored on the optical disc is processed in units of frames. When the audio data is being stored in the memory 143, the control unit 155 determines whether the reproduced signals of the audio data signals having the length of one normal frame. If the length of the reproduced signals of the audio data is not of normal length (i.e., is not 1536 bytes), the control unit 155 executes the operation for compensating the length of the reproduced audio signals to adjust the reproduced signals to signals is of one normal frame.
As shown in
As illustrated in
When the header data is detected in step 1103, the bytes counter 181 counts the bytes of the data being output by the bit stream analyzing unit 151 (step 1105), and the memory 143 stores the audio data output by the bit stream analyzing unit 151 (step 1107).
The steps of counting the bytes of the audio data received from VBR buffer 109 and of concurrently storing that audio data in the memory 143 (steps 1105 and 1107) are repeatedly executed until the header data of next frame is detected by the header data detecting unit 183 (step 1109).
Referring again to
If the number of bytes in a frame of audio data is determined by counter 181 to exceed 1536 bytes in said step 1111, the audio data is determined to be invalid data. When the audio data is determined to be invalid, it is processed by the CPU 187 (step 1113). In other words, the processing of the invalid data in the step 1113 will be executed when the length of the one frame of the audio data input is not 1536 bytes.
On the other hand, if it is determined that the invalid frame of audio data is larger than 1536 bytes by step 1201, the CPU (refer to
Once the audio data is adjusted so that the length of one frame of the audio data is 1536 bytes in step 1205 or step 1211, the processing of the invalid data is terminated, and the reproduction process returns to step 1115 in
At step 1115, the CPU 187 continuously monitors, during the course of storing the audio data in the memory 143, whether an interrupt signal indicating overflow of the memory 143 is input from the data storage volume detecting unit 153. Additionally, the CPU 187 continuously monitors whether an interrupt signal indicating underflow of the memory 143 is input from the data storage volume detecting unit 153 (step 1119).
The overflow and underflow of the memory 143 is detected (in step 1115) by the data storage volume detecting unit 153, as shown in
Thus, detection of memory 143 overflow in said step 1115 means that excessive data is stored in the memory 143 and that the address detected by the last address detecting unit 161 is over the reference address, i.e., the memory 143 has overflowed. Therefore, the CPU 187 outputs the data transmitting stopping signal to the navigator 117.
So long as an interruption signal indicating an overflow of the memory 143 is being output from the data storage volume detecting unit 153, the CPU 187 executes an overflow processing routine as indicated by step 1117. The overflow processing routine of step 1117 is executed when the storage volume of the data stored in the memory 143 of the audio decoding circuit 127 is over a predetermined value.
While the above-described process is executed, the data storage volume detecting unit 153 detects the storage volume of the data stored in the memory 143 and outputs state signals to the CPU 187. If it is concluded that the overflow of the memory 143 is released by the state signal, the CPU 187 outputs the data transmitting request signal to the navigator 117. Simultaneously, the writing operation is resumed to store the audio data being output from the bit stream analyzing unit 151 into the memory 143 (step 1309). Thus, the processing of the overflow ends and the reproduction process returns to step 1119 in
The fact that the memory 143 is underflowed in step 1119 means that the address detected by the last address detecting unit 161 is less than the reference address for underflow, and there exists an excess amount of vacant storage space in the memory 143. Therefore, the overflow/underflow detecting unit 167 outputs the interruption signal of underflow to the CPU 187, and the CPU 187 outputs the data transmitting request signal to the navigator 117. More specifically, if the memory 143 is in underflow, the CPU 187 executes the data processing operation according to the processing of the underflow processing routine (step 1121).
During the execution of the above-described process, the CPU 187 examines whether the underflow condition of the memory 143 remains or not (step 1409). If the underflow condition remains, the reproduction process returns to the step 1401, and said steps 1401 to 1409 are repeated. While the underflow condition remains without any transmitted data, the data stored in the buffer is repeatedly output and stored in the memory 143.
Once the underflow of the memory 143 is released by the state signal output from the data storage volume detecting unit 153, the CPU 187 clears the buffer (step 1411), and the processing of the underflow ends so that the reproduction process returns to step 1123 in
The multiplexer 157 and the IDCT 159 are used to decode audio signals being output from the memory 143 into decoded audio data corresponding to the original signals based on a time-frequency converting method (refer to
In accordance with the state signal, the control unit 255 generates the audio data transmitting request signal or the audio data transmitting stopping signal. The audio data output from the memory 143 is decoded by the multiplexer 257 and IDCT 259, and the decoded data is output.
The audio decoding unit 141 according to the second preferred embodiment generates a data transmitting request signal if a minimum predetermined amount of vacant storage space exists in the memory 143, and generates a data transmitting stopping signal if maximum predetermined amount of vacant storage space does not exist in the memory 143. That is, according to the second preferred embodiment, a data transmitting stopping signal can be sent to the navigator 117 to inhibit the supply of data into the audio decoding circuit 127 when an overflow condition exists in the memory 143, and a data transmitting request signal can be sent to the navigator 117 to request data when an underflow condition exists in the memory 143. However, the controlling operation of the audio decoding unit 141 of the first preferred embodiment (
Also, the control unit 155 of this preferred embodiment comprises a Central Processing Unit (CPU) 197 for controlling the read or write operation into the memory 143 based on signals output from the invalid data detecting unit 195, and for outputting a data transmitting stopping signal or a data transmitting request signal to the navigator 117 according to the overflow/underflow state signal detected in the data storage volume detecting unit 153.
No separate dummy data generating unit 189 exist in the control unit 155 of this preferred embodiment. Therefore the CPU 197 adjusts invalid data to the normal data having one normal frame length by storing the data input into the memory 143 previously repeatedly or by inserting the dummy data into the invalid data (refer to
As shown in
According to the present invention, invalid data whose length is greater than the normal length may be monitored and neutralized by either inhibiting storage of that data into the memory 143 during the writing operation or by removing that data during the reading operation, as shown in
When invalid data has a length of less than the normal length, the portion of the signal representing invalid data may be replaced with dummy data, muted data, or data representing previously stored data. If invalid data is replaced with muted data, as shown in
While there have been illustrated and described what are at present considered to be preferred embodiments of the present invention, it will be understood by those skilled in the art that various changes and modifications may be made, and equivalents may be substituted for elements thereof without departing from the true scope of the present invention. In addition, many modifications may be made to adapt a particular situation or material to the teaching of the present invention without departing from the central scope thereof. Therefor, it is intended that the present invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out the present invention, but that the present invention includes all embodiments falling within the scope of the appended claims.
The foregoing description and the drawings are regarded as including a variety of individually inventive concepts, some of which may lie partially or wholly outside the scope of some or all of the following claims. The fact that the applicant has chosen at the time of filing of the present application to restrict the claimed scope of protection in accordance with the following claims is not to be taken as a disclaimer or alternative inventive concepts that are included in the contents of the application and could be defined by claims differing in scope from the following claims, which different claims may be adopted subsequently during prosecution, for example, for the purposes of a continuation or divisional application.
Patent | Priority | Assignee | Title |
8196021, | May 19 2008 | Fujitsu Limited | Apparatus and method for frame transmission |
Patent | Priority | Assignee | Title |
4833535, | Feb 04 1987 | Kabushiki Kaisha Toshiba | Image transmission apparatus |
5148417, | May 31 1989 | Sony Corporation | Tracking jump compensator for optical disc reproducing apparatus |
5323272, | Jul 01 1992 | Ampex Corporation | Time delay control for serial digital video interface audio receiver buffer |
5432769, | Apr 18 1991 | Matsushita Electric Industrial Co., Ltd. | Apparatus for intermittently recording or reproducing variable length coded video data |
5517521, | Jun 25 1993 | CIRRONET INC | Method and apparatus for synchronization between real-time sampled audio applications operating full-duplex over a half-duplex radio link |
5566208, | Mar 17 1994 | VIDEO STREAMING SOLUTIONS LLC | Encoder buffer having an effective size which varies automatically with the channel bit-rate |
5668916, | Oct 15 1993 | Sony Corporation | Apparatus for reproducing data not successively located on a recording medium |
5710784, | Sep 24 1993 | Qualcomm Incorporated | Multirate serial viterbi decoder for code division multiple access system applications |
5748585, | Dec 25 1992 | Mitsubishi Denki Kabushiki Kaisha | Disc apparatus for selectively outputting data from a disc and a memory |
5748588, | Sep 20 1994 | Sony Corporation | Memory controller and recording apparatus which adds dummy data to complete a sector of data when writing to memory |
5754241, | Nov 18 1994 | Godo Kaisha IP Bridge 1 | Video decoder capable of controlling encoded video data |
5758011, | Oct 15 1993 | Sony Corporation | Apparatus for reproducing data containing time information |
5778218, | Dec 19 1996 | GLOBALFOUNDRIES Inc | Method and apparatus for clock synchronization across an isochronous bus by adjustment of frame clock rates |
5802239, | Oct 15 1993 | Sony Corporation | Apparatus for reproducing data not successively located on a recording medium |
5917559, | Jun 30 1995 | Hyundai Electronics Ind. Co., Ltd. | Digital video data decoding apparatus and control method therefor |
5917836, | Feb 19 1996 | Sony Corporation | Data decoding apparatus and method and data reproduction apparatus |
5983278, | Apr 19 1996 | THE CHASE MANHATTAN BANK, AS COLLATERAL AGENT | Low-loss, fair bandwidth allocation flow control in a packet switch |
6035092, | Oct 15 1993 | Sony Corporation | Data reproducing device |
6035096, | Sep 03 1996 | Renesas Electronics Corporation | Video/audio decoding and reproducing apparatus and method |
6269061, | Oct 07 1993 | Sony Corporation | Servo control system for disk player |
6401228, | Feb 19 1996 | Sony Corporation | Data decoding apparatus and method and data reproduction apparatus |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 31 2007 | LG Electronics Inc. | (assignment on the face of the patent) | / | |||
Mar 07 2008 | CHO, JAE RYONG | LG ELECTRONICS KBK & ASSOCIATES | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020711 | /0522 | |
Mar 07 2008 | CHO, JAE RYONG | LG Electronics Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020778 | /0286 |
Date | Maintenance Fee Events |
Nov 22 2011 | ASPN: Payor Number Assigned. |
Date | Maintenance Schedule |
Oct 04 2014 | 4 years fee payment window open |
Apr 04 2015 | 6 months grace period start (w surcharge) |
Oct 04 2015 | patent expiry (for year 4) |
Oct 04 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 04 2018 | 8 years fee payment window open |
Apr 04 2019 | 6 months grace period start (w surcharge) |
Oct 04 2019 | patent expiry (for year 8) |
Oct 04 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 04 2022 | 12 years fee payment window open |
Apr 04 2023 | 6 months grace period start (w surcharge) |
Oct 04 2023 | patent expiry (for year 12) |
Oct 04 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |