A power semiconductor device includes a substrate having an upper surface and a lower surface. A source region of first conductivity is formed within a well region of second conductivity. The source region is provided proximate to the upper surface of the substrate. The well region has a non-polygon design. A gate electrode overlies the upper surface of the substrate. A drain electrode is provided proximate to the lower surface of the substrate.
|
0. 25. A power semiconductor device, comprising:
a substrate having an upper surface and a lower surface;
a p-well region formed by using a mask having a non-polygon-shaped opening, the p-well being provided proximate the upper surface of the substrate, wherein the p-well region has a shape of a peanut or two overlapping circles;
an n-type source region formed within p-well and having a first region, a second region, and a third region;
at least one gate electrode overlying the upper surface of the substrate; and
a drain electrode provided proximate to the lower surface of the substrate.
13. A power semiconductor device, comprising:
a substrate having an upper surface and a lower surface;
a source region of n conductivity formed within a well region of p conductivity, the source region provided proximate to the upper surface of the substrate and having a first circular path, a second circular path, and a connecting portion connecting the first and second circular paths;
a gate electrode overlying the upper surface of the substrate; and
a drain electrode provided proximate to the lower surface of the substrate,
wherein the connecting portion is configured to provided an increase resistance in the source region,
wherein the well region has smooth profiles without angular edges and is formed in a shape of one of a peanut or two overlapping circles.
12. A power device, comprising:
a substrate having an upper surface and a lower surface;
a plurality of cells provided proximate to the upper surface of the substrate, the cells having non-polygon shapes and including source regions defining narrow electrical path within the cells; and
a drain electrode provided proximate to the lower surface of the surface substrate,
wherein the source region is formed within a continuous well region having a shape of one of a peanut or two overlapping circles, the source region including a first portion, a second portion, and a third portion, the first portion defining a first circular path, the second portion defining a second circular path, the third portion connecting the first and second circular paths to define a continuous current path.
1. A power semiconductor device, comprising:
a substrate having an upper surface and a lower surface;
a source region of first conductivity formed within a continuous well region of second conductivity, the source region provided proximate to the upper surface of the substrate, the source region having a first region, a second region, and a third region, the well region having a non-polygon design in a shape of one of a peanut or two overlapping circles;
first and second gate electrodes overlying the upper surface of the substrate; and
a drain electrode provided proximate to the lower surface of the substrate,
wherein the first region of the source region and the first gate electrode define a first channel, and the second region of the source region and the second gate electrode define a second channel.,
wherein the first and second channels are defined within the well region.
24. A power semiconductor device, comprising:
a substrate having an upper surface and a lower surface;
a source region of n conductivity formed within a well region of p conductivity having one of a peanut shape or two overlapping circles, and the source region includes two circular regions, the source region provided proximate to the upper surface of the substrate and having a first circular path, a second circular path, and a connecting portion connecting the first and second circular paths;
a gate electrode overlying the upper surface of the substrate, the gate electrode including an opening having a first circular opening, a second circular opening, and a connecting portion opening, wherein the connecting portion opening has a linear dimension and is configured to provided an increase resistance in the source region; and
a drain electrode provided proximate to the lower surface of the substrate.
2. The device of
0. 3. The device of
4. The device of
5. The device of
6. The device of
8. The device of claim 7 1, wherein the source region is an n+ region and includes two circular lobes, each lobe having an outer perimeter and an inner perimeter that are both bounded by the well region to define a circular electron current path.
9. The device of
11. The device of
0. 14. The device of
15. The device of
16. The device of
17. The device of
18. The device of
20. The device of
0. 21. A power semiconductor device, comprising:
a substrate having an upper surface and a lower surface;
a source region of first conductivity formed within a continuous well region of second conductivity, the source region provided proximate to the upper surface of the substrate, the source region having a first region, a second region, and a third region;
first and second gate electrodes overlying the upper surface of the substrate; and
a drain electrode provided proximate to the lower surface of the substrate,
wherein the first region of the source region and the first gate electrode define a first channel, and the second region of the source region and the second gate electrode define a second channel.
0. 22. The power device of
0. 23. The power device of
0. 26. The device of claim 25, wherein the first region of the source region is associated with a first channel, and the second region of the source region is associated with a second channel, and wherein the first and second channels are defined within the p-well region.
0. 27. The device of claim 25, wherein the mask used to form the p-well region comprises a patterned polysilicon layer.
0. 28. The device of claim 27, wherein the patterned polysilicon layer defines the gate electrode, and wherein the p-well is formed by implanting p-type dopant through the opening of the mask.
0. 29. The device of claim 28, wherein the source region has a non-polygon shape, and the opening in the patterned polysilicon includes a first circular region and a second circular region.
0. 30. The device of claim 29, wherein the well-region has a peanut shape and the source region includes two circular regions.
0. 31. The device of claim 25, wherein the opening in the mask defines the opening of a first circular section and a second circular section, and wherein the p-well is formed by implanting p-type dopants through the opening of the mask.
0. 32. The device of claim 31, wherein the opening in the mask has a peanut shape.
0. 33. The device of claim 31, wherein the source region has a non-polygon shape.
0. 34. The device of claim 33, wherein the source region has a shape of a figure 8.
|
|||||||||||||||||||||||||||
This application claims priority to U.S. Provisional Patent Application No. 60/317,823, filed on Sep. 7, 2001, which is incorporated by reference herein for all purposes.
The present invention relates to power semiconductor devices.
Power metal oxide semiconductor (MOS) transistors and insulated gate bipolar transistors (IGBTs) can be grouped as either enhancement-mode or depletion-mode devices. Depletion-mode devices inherently include a pair of P/N junctions that form a parasitic bipolar transistor. Generally, it is preferable to prevent the parasitic transistor from being turned on during operation of the power devices, so that the switching speed of the device is not degraded. Also, if the parasitic transistor does turn on, the primary bipolar device may become latched in the on state that may result in destruction of the device.
As used herein, the term “power device” or “power semiconductor device” refers to the power MOS transistor, an IGBT, or other power switching devices.
Attempts have been made to minimize the likelihood of turning on the parasitic transistor. One method has been to short the source electrode of the MOS device to the body region of the device. This effectively shorts the base and emitter of the parasitic transistor together at the surface of the device. However, because of series resistance in the device body, other portions of the base and emitter are not shorted but have a relatively high impedance bridging the two elements. A highly doped region can be added to reduce the effective resistance of the bridging impedance. Another method has been to provide a resistive path between a source contact area and a channel section to provide a ballast voltage, e.g., U.S. Pat. No. 4,860,072, which is incorporated by reference herein for all purposes.
In one embodiment, a power semiconductor device includes a substrate having an upper surface and a lower surface. A source region of first conductivity is formed within a well region of second conductivity. The source region is provided proximate to the upper surface of the substrate. The well region has a non-polygon design. A gate electrode overlies the upper surface of the substrate. A drain electrode is provided proximate to the lower surface of the substrate.
In another embodiment, a power device includes a substrate having an upper surface and a lower surface. A plurality of cells are provided proximate to the upper surface of the substrate. The cells have non-polygon shapes and include source regions defining narrow electrical path within the cells. A drain electrode is provided proximate to the lower surface of the surface.
In yet another embodiment, a power semiconductor device includes a substrate having an upper surface and a lower surface. A source region of N conductivity is formed within a well region of P conductivity. The source region is provided proximate to the upper surface of the substrate and has a first circular path, a second circular path, and a connecting portion connecting the first and second circular paths. A gate electrode overlies the upper surface of the substrate. A drain electrode is provided proximate to the lower surface of the substrate. The connecting portion is configured to provided an increase resistance in the source region. The well region has substantially no linear dimension.
MOSFET 20 is fabricated from a silicon wafer which is heavily doped N+. A lightly doped N− expitaxial layer 24 is formed on the N+ substrate 22. A thin oxide layer is formed on which a silicon nitride layer is deposited and patterned to define the active area. Then, the gate oxide is formed on which polysilicon 34 is deposited and patterned to define the P well area. Then, using the polysilicon as a mask, a shallow and light P doping is performed by ion implantation, followed by a heavier and deeper P+ implant step. A single diffusion step is then performed to form regions 28 and 26, respectively. An oxide layer 32, having a central opening associated with each cell, functions as a diffusion mask for P diffusion 28. As shown in
Diffusion 28 is followed by an N+ diffusion 30 utilizing an oxide mask. Diffusion 30 also extends laterally under the oxide and polysilicon layer, but to a lesser extent than diffusion 28. Channel region 28a is formed under oxide layer 32, intermediate N+ region 30 and epitaxial N− layer 24. N+ region 30, which abuts the top surface of the wafer, forms the source region of the cell. A segment of P+ region 26 extends up through N+ region 30 to form a contact area for the body section of the cell. A source metallization 36 is formed over the exposed portion of the N+ source region 30 and P+ body region of each cell so as to provide a common source electrode. The highly doped silicon in combination with a metallization layer forms an ohmic (substantially non-rectifying) contact.
The polysilicon functions as a gate 34 and is positioned over channel region 28a and is insulated from the channel region by oxide layer 32. Gate electrode 34 extends over the surface of the device so as to form a common gate electrode for all cells 46 of the device. A metallization layer 38 is formed on the back of the die to form a drain electrode common to each cell 46 of the device.
When a positive potential is applied to the gate electrode 34, with respect to source electrode 36, electrons in body region 28 are attracted to the gate electrode. The excess electrons cause the channel region 28a immediately below the gate electrode to invert from P to N type conductivity, thereby forming an electrical path between the source and drain. When the gate potential is removed, the inversion layer disappears and section 28a is no longer conductive.
The
If current through resistor R1 is sufficiently large to forward bias the emitter/base junction of transistor 60 (about 0.7 volts), transistor 60 will turn on. This may occur because of current coupled to resistor R1 by way of the effective drain region 24 to body region 26/28 junction capacitance. If parasitic transistor 60 is permitted to turn on while MOS transistor 56 is conducting, the relatively slow turn-off time of the bipolar device would degrade the operation of the MOS device. In some instances, the MOS device may even be destroyed.
Power MOS device 100 is formed on an N+ substrate 102 on which an N− layer 104 is provided, e.g., by epitaxial growth. Alternatively, a MOS device may be formed on an N+ substrate that does not have an N− layer thereon. Referring back to MOS device 100, a P well region 106 is formed within N− layer 104. The P well region includes a P+ region 108 formed at a relatively deeper region and a P− region 110 formed at a relatively shallower region. An N+ well region or source region 112 (denoted as a left portion 112a, a center portion 112b, and right portion 112c) is formed within the P well region. Although the source region appears as three discrete regions in
A source electrode 114 is formed over an upper surface of the substrate and contacts center portion 112b of the source region and a portion of P well region 106. A gate electrode 116, generally of polysilicon, is provided at the periphery of P well region 106 overlying the upper surface of the substrate. The gate electrode is electrically isolated from the substrate and P well region by a lower oxide layer 118 and from the source electrode by an upper oxide layer 120. A channel region 122 is provided in the P well region below the gate electrode, so that an electrical path may be formed therein when a sufficient voltage is applied to the gate electrode. A drain electrode 124 is provided at a lower surface of the substrate.
Referring to
Referring to
The substrate is annealed to drive or diffuse the dopants in the P− and P+ regions. The dopants are driven vertically and horizontally in the N− layer; i.e., P well region 222 expands outwardly. As a result, a portion of the P well region extends underneath the gate electrode 212 to form a channel region, e.g., channel region 122 in
In the present embodiment, P+ regions 220 are provided to reduce the effective base resistance of the parasitic transistor to prevent it from being turned on during the operation of the MOS device. In one embodiment, the dopants from the P+ regions penetrate the MOS channel region to increase the threshold voltage of the device. A MOS device having a higher threshold voltage has higher noise immunity in power electronic circuits since it would require noise having higher energy to trigger the device on.
In one embodiment, the portion of P well region 222 that has not been converted to the N type is positioned substantially at the center of each circular lobe 226. A blocking mask, e.g., a patterned oxide layer 230, is used to block the N dopants from being implanted at the central areas of the circular lobes 226 and 228. The N+ well region, accordingly, is provided with two circular electrical path that is coupled at a connecting region 232 corresponding to center portion 112b of the source region 112 in
A source electrode (not shown) makes a contact 234 with the source region or N+ well region at the connecting region 232 and portions of the P well region (
Referring to
In addition, a significant series resistance RN+ is provided between nodes 304 and 306. This resistance is formed in the N+ source region 112. The narrow current paths 236 and 238 and the narrow connecting region 240 contributes to the increased resistance of RN+. The current path from the contact 234 and the channel regions at the tips of the source regions are extended by the P well region provided at the central area of the circular lobes of the source region. Current flow through resistance RN+ is in the form of negative (electron) carriers and is represented accordingly by I−.
The electron flow I− through resistance RN+ creates a voltage drop which opposes the drop across resistance R2 and thus tends to reverse bias diode D1 thereby causing the parasitic transistor to remain turned off. Without resistance RN+, the diode D1 is more likely to be forward biased and then turn on the parasitic transistor, thereby degrading the operation of the MOS device.
As a result, the depth of the N+ or source region varies as one moves from the center of P+ region 402 to a channel region 406. The N+ region at a first end 408 and a second end 410 have different depth. The first end 408 proximate to the center of P+ region 402 is shallower than the second end remote from the center of P+ region 402. The shallower, first end has relatively higher sheet resistance then the deeper, second end 410, thereby creating an added degree of ballasting effect for increased device ruggedness. In other words, the varying depths of the source region provides selectively higher resistance in a portion of the source region that are removed from the channel region. This configuration may be used to control the resistance in the N+ layer (or RN+ of
Referring to
While the invention has been particularly illustrated and described with reference to specific embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in the form and details may be made therein without departing from the spirit or scope of the invention. Therefore, the scope of this invention should not be limited to the embodiments described above, and should instead be defined by the following claims.
Zommer, Nathan, Tsukanov, Vladimir
| Patent | Priority | Assignee | Title |
| 11430874, | Dec 16 2020 | NXP USA, INC. | Semiconductor device with a crossing region |
| Patent | Priority | Assignee | Title |
| 4598461, | Jan 04 1982 | Semiconductor Components Industries, LLC | Methods of making self-aligned power MOSFET with integral source-base short |
| 4642666, | Feb 09 1981 | International Rectifier Corporation | High power MOSFET with low on-resistance and high breakdown voltage |
| 4823176, | Apr 03 1987 | Fairchild Semiconductor Corporation | Vertical double diffused metal oxide semiconductor (VDMOS) device including high voltage junction exhibiting increased safe operating area |
| 4860072, | Mar 05 1986 | IXYS Corporation | Monolithic semiconductor device and method of manufacturing same |
| 4959699, | Oct 13 1978 | International Rectifier Corporation | High power MOSFET with low on-resistance and high breakdown voltage |
| 5008725, | May 14 1979 | International Rectifier Corporation | Plural polygon source pattern for MOSFET |
| 5545909, | Oct 19 1994 | Siliconix Incorporated | Electrostatic discharge protection device for integrated circuit |
| 5646418, | Nov 02 1990 | Texas Instruments Incorporated | Quantum effect switching device |
| 6459128, | Oct 13 1999 | SHINDENGEN ELECTRIC MANUFACTURING CO , LTD | Field-effect transistor |
| Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
| Jan 17 2006 | IXYS Corporation | (assignment on the face of the patent) | / | |||
| Jan 16 2018 | IXYS Corporation | IXYS, LLC | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 045406 | /0594 | |
| Apr 30 2019 | IXYS, LLC | Littelfuse, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 049056 | /0649 |
| Date | Maintenance Fee Events |
| Jun 24 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
| Date | Maintenance Schedule |
| Oct 25 2014 | 4 years fee payment window open |
| Apr 25 2015 | 6 months grace period start (w surcharge) |
| Oct 25 2015 | patent expiry (for year 4) |
| Oct 25 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
| Oct 25 2018 | 8 years fee payment window open |
| Apr 25 2019 | 6 months grace period start (w surcharge) |
| Oct 25 2019 | patent expiry (for year 8) |
| Oct 25 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
| Oct 25 2022 | 12 years fee payment window open |
| Apr 25 2023 | 6 months grace period start (w surcharge) |
| Oct 25 2023 | patent expiry (for year 12) |
| Oct 25 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |