A method of providing a substantially void free layer for one or more flip chip assemblies, or one or more microelectronic components, utilizing a curable encapsulant. Also disclosed is a method of injecting an encapsulant into an assembly and a method of treating a microelectronic component to form a void free layer.
|
0. 19. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid, includes a dielectric layer and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
0. 23. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
positioning a barrier in contact with a side of the substrate, the side facing away from the chip;
applying pressure to cause the encapsulant to flow between the chip and the substrate, wherein the barrier prevents the encapsulant from contaminating the terminals;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
0. 24. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate, the encapsulant being bounded by a barrier adjacent a side of the substrate, the side facing away from the chip, wherein the barrier prevents the encapsulant from contaminating the terminals;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
0. 27. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate, the encapsulant being bounded by a barrier in contact with a side of the substrate, the side facing away from the chip, wherein the barrier prevents the encapsulant from contaminating the terminals;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
0. 1. A method of providing a substantially void free underfill for a flip chip assembly, comprising:
electrically connecting a plurality of contact pads on a surface of a semiconductor chip to corresponding bond pads on a circuitized substrate such that the connections create a gap between the chip and the substrate, wherein the substrate is rigid;
sealing the gap between the chip and the substrate with a fluid, curable encapsulant so that there is a void therebetween;
applying pressure to the assembly causing the encapsulant to flow into the gap and around the connections; and
applying energy to the assembly in order to cure the encapsulant.
0. 2. The method as claimed in
0. 3. The method as claimed in
0. 4. A method of injecting an encapsulant between a face surface of a semiconductor chip and a juxtaposed substrate, comprising:
providing a gap between the face surface of the chip and the substrate, wherein the substrate is rigid;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate; and
applying energy to cure the encapsulant.
0. 5. The method as claimed in
0. 6. The method as claimed in
0. 7. The method as claimed in
0. 8. The method as claimed in
9. The method as claimed in
providing a gap between the face surface of the chip and the substrate, wherein the substrate is rigid;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate; applying pressure to cause the encapsulant to flow between the chip and the substrate;
and applying energy to cure the encapsulant,
wherein the gap providing step includes: providing compliant pads on the substrate, wherein each of the compliant pads includes a peelable tacky surface to which the face surface of the chip is releasably attached.
0. 10. A method of providing a substantially void free underfill for a semiconductor wafer having a plurality of flip chip assemblies, comprising:
electrically connecting a plurality of contact pads of flip chip assemblies disposed on a surface of a semiconductor wafer to corresponding bond pads on a circuitized substrate such that the connections create a gap between the flip chip assemblies and the substrate, wherein the substrate is rigid;
sealing the gap between the flip chip assemblies and the substrate with a fluid, curable encapsulant so that there is a void therebetween;
applying pressure to cause the encapsulant to flow into the gap and around the connections; and
applying energy to cure the encapsulant.
0. 11. The method as claimed in
0. 12. The method as claimed in
0. 13. A method of injecting an encapsulant between a face surface of a semiconductor wafer and a juxtaposed substrate, comprising:
providing a gap between the face surface of the wafer and the substrate, wherein the substrate is rigid;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the wafer and the substrate;
applying pressure to cause the encapsulant to flow between the wafer and the substrate; and
applying energy to cure the encapsulant.
0. 14. The method as claimed in
0. 15. The method as claimed in
0. 16. The method as claimed in
0. 17. The method as claimed in
18. The method as claimed in
providing a gap between the face surface of the wafer and the substrate, wherein the substrate is rigid, and wherein the gap providing step includes: providing compliant pads on the substrate so as to provide the gap between the face surface of the wafer and the substrate, wherein each of the compliant pads includes a peelable tacky surface to which the face surface of the wafer is releasably attached;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the wafer and the substrate;
applying pressure to cause the encapsulant to flow between the wafer and the substrate; and
applying energy to cure the encapsulant.
0. 20. The method as claimed in claim 19, further comprising positioning a barrier adjacent a side of the substrate, the side facing away from the chip, wherein the barrier prevents the encapsulant from contaminating the terminals.
0. 21. The method as claimed in claim 20, wherein the substrate is juxtaposed with a second front face surface of a second chip.
0. 22. The method as claimed in claim 20, further comprising providing flexibilized epoxy between the chip and the substrate.
0. 25. The method as claimed in claim 24, wherein the bonding tool is a wirebonding tool.
0. 26. The method as claimed in claim 25, wherein the wirebonding tool connects the terminals with the contacts using ultrasonic or thermosonic or thermocompression bonding.
|
This is a continuation application of application Ser. No. 09/188,599 filed Nov. 9, 1998, now U.S. Pat. No. 6,107,123, which is a divisional application of application Ser. No. 08/610,610 filed Mar. 7, 1996, now U.S. Pat. No. 5,834,339.
The present invention relates to the field of semiconductor chip packaging.
In the construction of semiconductor chip assemblies, it has been found desirable to interpose encapsulating material between and/or around elements of the semiconductor assemblies in an effort to reduce and/or redistribute the strain and strain on the connections between the semiconductor chip and a supporting circuitized substrate during operation of the chip, and to seal the elements against corrosion.
Ball grid array (“BGA”) packaged and chip scale packaged (“CSP”) semiconductor chips and flip chip attachment solutions are connected to external circuitry through contacts on a surface of the chip. To save area on a supporting substrate, such as a printed wiring board (“PWB”), these chips are directly connected/soldered to the substrates and from there connected to external circuitry on other parts of the substrate. The chip contacts are either disposed in regular grid array patterns, substantially covering the face surface of the chip (commonly referred to as an “area array”) or in elongated rows extending parallel to and adjacent each edge of the chip front surface. Many of the techniques for attachment run into problems because of the thermal expansion mismatch between the material the chip is composed of and the material the supporting circuitized substrate is made of, such as a PWB. In other words, when the chip is in operation, the chip heats up and also heats its supporting substrate thereby causing both the chip and the substrate to expand. When the heat is removed, the chip and substrate both contract. This heating and cooling process is referred to as “thermal cycling”. Since the heat is being generated in the chip, the chip will heat up more quickly and will typically get hotter than its supporting substrate. The materials comprising both the chip and the substrate have inherent expansion and contraction rates, referred to as their coefficients of thermal expansion (“CTE”), which causes them to expand and contract at different rates and in different degrees when subjected to the same thermal conditions. This thermal expansion mismatch between the chips and the substrate places considerable mechanical stress and strain on the connections between the chip contacts and corresponding bond pads on the substrate.
BGA and CSP technology refers to a large range of semiconductor packages which use interconnection processes such as wirebonding, beam lead, tape automated bonding (“TAB”) or the like as an intermediate connection step to interconnect the chip contacts to the exposed package terminals. This results in a device which can be tested prior to mechanical attachment to the bond pads on supporting substrate. The BGA or CSP packaged chips are then typically interconnected with their supporting substrates using standard tin-lead solder connections. In most such packaged devices, the mechanical stress/strain due to thermal cycling is almost completely placed on the solder connections between the chip and the substrate. However, solder was never intended to undergo such forces and commonly under-goes significant elastic solder deformation causing the solder to crack due to fatigue brought on by the thermal cycling. When the solder connections have smaller diameters, thermal cycling has an even more profound fatiguing affect on the solder. This has driven efforts in the packaging art to modify the solder and other elements of the packages so that they may better withstand the thermal cycling forces.
As the features of semiconductor chip packages continue to be reduced in size, as in the case of CSPs, the number of chips packed into a given area will be greater and thus the heat dissipated by each of these chips will have a greater effect on the thermal mismatch problem. Further, the solder cracking problem is exacerbated when more than one semiconductor chip is mounted in a package, such as in a multichip module. As more chips are packaged together, more heat will be dissipated by each package which, in turn, means the interconnections between a package and its supporting substrate will encounter greater mechanical stress due to thermal cycling. Further, as more chips are integrated into multichip modules, each package requires additional interconnections thereby increasing the overall rigidity of the connection between the module and its supporting substrate.
Certain designs have reduced solder connection fatigue by redistributing the thermal cycling stress into a portion of the chip package itself. An example of such a design is shown in U.S. Pat. Nos. 5,148,265 and 5,148,266, the disclosure of which is incorporated herein by reference. One disclosed embodiment of these patents shows the use of a chip carrier in combination with a compliant layer to reduce the CTE mismatch problems. Typically, the compliant layer includes an elastomeric layer which, in the finished package, is disposed between the chip carrier and the face surface of the chip. The compliant layer provides resiliency to the individual terminals, allowing each terminal to move in relation to its electrically connected chip contact to accommodate CTE mismatch as necessary during testing, final assembly and thermal cycling of the device.
In some arrangements used heretofore, the compliant layer was formed by stenciling a thermoset resin onto the chip carrier and then curing the resin. Next, additional resin was applied to the exposed surface of the cured layer, this additional resin was partially cured, and the resulting tacky adhesive surface was used to bond the elastomeric layer to the chip and chip carrier. Once attached, the entire structure was heated and fully cured. Although this process is effective, further improvement would be desirable. The ambient gas can be occasionally entrapped when the chip carrier and die are affixed to the compliant layer. The entrapped gas can create voids and gas bubbles in the encapsulation of the surface of the die by the encapsulation material. These voids/bubbles allow moisture and other contamination to come into direct contact with the surface of the die. Accordingly, care must be taken to prevent such entrapment. This adds to the expense of the process.
In the flip-chip mounting technique, the contact bearing face surface of the chip opposes a bond pad bearing supporting substrate. Each contact on the device is joined by a solder connection to a corresponding bond pad on the supporting substrate, as by positioning solder balls on the substrate or device, juxtaposing the device with the substrate in the front-face-down orientation and momentarily reflowing the solder. The flip-chip technique yields a compact assembly, which occupies an area of the substrate no larger than the area of the chip itself. However, flip-chip assemblies suffer from significant problems when encountering thermal cycling stress because the sole thermal cycling stress bearing elements are the solder connections, as described above in relation to the BGA and CSP packages. In the case of flip chip devices, there is no package to redistribute the thermal cycling stress. Because of this, significant work has been done in the art to make the flip chip solder connections more reliable. However, to keep the chip's standoff from the substrate to a minimum, the solder connections have a typical diameter of between about five and eight thousandths of an inch (“mils”), too small to provide much real mechanical compliance. In an attempt to solve this problem, a curable liquid underfill is flowed between the chip and its attached substrate, enclosing the solder connections. The underfill is then cured into a rigid form which has a CTE that is closely matched to the solder material. The aim of the underfill is to reduce the stress caused by CTE mismatch by redistributing the stress more uniformly over the entire surface of the chip, supporting substrate and solder balls. Examples of the use of underfill materials may be found in U.S. Pat. Nos. 5,120,678, 5,194,930, 5,203,076 and 5,249,101. All of these prior art solutions are aimed at reducing the shear stress endured by the interconnections caused by thermal cycling. However, each of these solutions also encounters significant problems such as insufficient compliancy, voids and process cost. Most significant among these costs is reducing the voiding problem which occurs when the underfill flows between the chip and the substrate and traps gas therebetween. If this gas is not removed, it will typically quickly expand during a heating cycle of the chip. The force associated with the expanding gas can cause the solder connections to crack or otherwise become unreliable. Yet, presently, the underfill process involves a very costly and time-consuming process of allowing the underfill to flow very slowly between the chip and the substrate to try to avoid voids. After the underfill has flowed completely between the chip and the substrate, the assembly will then be subjected to one or more vacuuming steps in a further attempt to remove any voids in the underfill material.
Despite these and other efforts in the art, still further improvements in interconnection technology would be desirable.
The present invention provides a method of eliminating voids and gas bubbles within the encapsulation used in attaching and packaging microelectronic devices which solves the aforementioned problems in the art. The present invention further provides an effective method of filling cavities and channels during encapsulation of a plurality of semiconductor chips formed on a semiconductor wafer.
In one embodiment, the method includes providing a substantially void and bubble free underfill for a semiconductor wafer having a plurality of flip chip assemblies. Typically, a flip chip device is electrically and mechanically attached to a circuitized substrate, such as a PWB, by a plurality of conductive members, which are most typically a plurality of solder balls. These solder balls provide an electrical path from each chip contact to a respective bond pad on the substrate. The solder balls further provide a gap or stand-off between the wafer and hence each flip chip device and its substrate. This gap is then sealed on all sides of the flip chip device with a curable liquid encapsulant so that either a void (vacuum) or an area containing a first gas is thereby created. An isostatic or hydrostatic pressure is then applied to the semiconductor wafer assembly causing the encapsulant to flow into the gap and around the solder balls. An energy is applied to cure the encapsulant once the void/bubble has been completely removed thereby ensuring that new voids and/or bubbles do not re-occur between the flip chip device and the substrate. Typically, heat and/or ultra-violet radiation are used as the applied energy.
In another embodiment of the present invention, the method includes creating a substantially void/bubble free interposer layer between a semiconductor wafer having a plurality of microelectronic components and a sheet-like substrate. According to this method, an interposer layer is injected into a gap between each of the microelectronic components and the substrate such that any voids or gas bubbles are sealed within the gap. Isostatic or hydrostatic pressure is then applied to the entire semiconductor wafer assembly which causes the total volume for the voids/bubbles to be reduced to the point where they are substantially eliminated from the interposer layer. A further step of applying energy, such as heat, is employed to cure the interposer layer thereby ensuring that future voids/bubbles do not occur.
The injecting step may include providing a curable, liquid encapsulant at each edge of the gap between the microelectronic components and the substrate prior to the step of applying pressure, effectively sealing the space between the component and the substrate. When the pressure is then applied, it causes the sealed volume to be reduced thereby allowing the encapsulant to flow into the gap and form a substantially void/bubble free interposer layer.
A still further embodiment of the present invention includes a method of treating an interposer layer for a semiconductor wafer assembly to provide a substantially void/bubble free interposer layer. An interposer layer is first disposed between a semiconductor wafer having a plurality of semiconductor chips and a sheet-like substrate such that any voids within or at the boundaries of the interposer are sealed within the assembly. An isostatic or hydrostatic pressure is then applied to the assembly thereby reducing the volume of the voids/bubbles and substantially eliminating them from the interposer layer.
The foregoing and other objects and advantages of the present invention will be better understood from the following Detailed Description of a Preferred Embodiment, taken together with the attached Figures.
The present invention is directed toward the pressure injection of encapsulants into cavities and gaps in micro-electronic structures and the simultaneous removal of voids and gas bubbles within encapsulants and adhesive/chip attach layers. As described below, the present inventive methods may be used as a method for underfilling attached flip chip devices, for injecting encapsulant and for removing voids and gas bubbles within encapsulants. As will be appreciated by one skilled in the art, each of the embodiments described below could and preferably would be performed on more than one assembly at a time to facilitate the mass production of finished parts.
I. Flip Chip Underfill Encapsulation
As shown in
Isostatic pressure is then applied to the outside of the assembly. This step of applying more pressure on the assembly after the void 140 has been sealed will cause a pressure differential between the compressive, ambient gas applied to the outside of the assembly and any first gas trapped within the void 140. The average diameter of the void 140 will thus be reduced allowing the encapsulant to begin encapsulating the outermost solder connections 110 on all four sides of the chip 100. This pressure differential further causes the encapsulant 130 to flow between the chip and the substrate and around the connections. The amount of pressure required to collapse the void 140 depends on the type of encapsulant 130 used and on the desired time period to entirely collapse the void 140. Typically, if more pressure is used, less time is required to collapse the void 140. The amount of pressure applied may also depend on how the pressure is applied, i.e. all at once in a virtual pressure “step” or gradually in progressively increasing pressure steps. While either pressure application method may be used, using one virtual pressure step increases the rate of collapse of the void 140. By way of example, the applied ambient gas pressure may be approximately between 10 and 1000 pounds per square inch (“psi”) and will be applied for between thirty minutes to several hours; although typically no harm will come to the assembly if it is allowed to remain within the pressurized environment beyond this specified time frame. Such pressure may be supplied by an autoclave device such as has been used in the aerospace industry; although the required size of an autoclave for the removal of voids within encapsulation is typically much smaller than required for the aerospace industry. An example of a possible autoclave device is the Mini-bonder autoclave manufactured by United McGill of Westerville, Ohio.
Eventually, the trapped first gas in the void 140 will begin to reach an equilibrium state with the ambient pressure applied to the outside of the assembly, i.e. the pressure of the first gas (P1) will be approximately the same as the ambient pressure (P2). At this time, the added pressure due to the surface tension (Pt) of the void 140 begins to play a more dominant role. As the void 140 gets smaller, the surface tension induced pressure acting on any first gas within the void 140 gets larger. At some point, during a second time period, the sum of the pressures within the void 140 (P1) will become greater than the ambient pressure (P2) acting on the outside of the assembly. At or near this point, the first gas within the void 140 will slowly diffuse into the encapsulant 130. Since the gas within the void 140 is under higher pressure, during the second time period, than the ambient gas acting on the outside of the assembly, the rate of diffusion of the first gas into the encapsulant 130 will be greater than the rate of diffusion of the ambient gas into the encapsulant 130 causing the void 140 to get smaller still. As the diameter of the void 140 gets smaller and smaller, the pressure due to the surface tension (Pt) of the void 140 will progressively grow greater and greater, up until the point where the gas within the void is completely diffused within the encapsulant, as shown in
If the area around the flip chip device has been evacuated prior to the sealing step, there will of course be virtually no first gas within the void 140. This being the case, the combination of the ambient pressure (P2) and the surface tension pressure (Pt) push the encapsulant in to the void 140 while aided by a “pulling effect” created by the vacuum within the void 140 pulling the encapsulation into the void 140. Thus, an evacuation step prior to the sealing step will cause any voids 140 to collapse more quickly.
Typically, the next step includes applying energy to cure the encapsulant 130. The object of applying the curing energy is to fully cure (cross-link) the encapsulant 130 so that new voids will not reoccur such as may happen when the ambient gas pressure (P2) is released quickly. The type of applied energy will depend on what encapsulant is used and how that particular encapsulant cures. Examples of possible sources of energy include heat, ultra-violet radiation, catalysis and combinations thereof. When an epoxy, such as Hysol®, is used as the encapsulant, heat is typically applied as the curing energy. An appropriate temperature range will again depend on the type of encapsulant 130 used and the length of time desired to fully cure the encapsulant 130. A fully cured, thermoset encapsulant 130 will maintain its structural integrity without allowing new voids to occur. It has also been found that the step of applying energy may occur after the ambient gas pressure (P2) is removed from the assembly without the reoccurrence of voids 140 if the ambient gas pressure (P2) is released slowly enough so as to allow any dissolved gases within the encapsulant 130 to come to equilibrium with the surrounding ambient gas.
In a variation of this process, a first gas within the void 140 and an ambient gas may be comprised of different gases to facilitate the diffusion of the first gas into and through the encapsulant 130 at a greater rate than the rate of diffusion of the ambient gas into the encapsulant. After the step of sealing the gap between the chip 100 and the substrate 120, the first gas surrounding the assembly may be evacuated and another ambient gas may take its place. In such an embodiment, the first gas contained within the void 140 may have smaller molecules than the ambient gas accelerating first gas' diffusion into the encapsulant 130. Choosing the correct sealed first gas will necessarily entail choosing the correct ambient gas and vice-versa. Examples of sealed first gases include helium, hydrogen, H2O vapor, etc. Examples of ambient gases when compared with the first gases listed above include argon, air, nitrogen, carbon dioxide and Krypton.
In a further variant of this process, hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles. Typically in such a process, inert fluids would be used to compress the voids/bubbles.
II. Injection of an Encapsulant
As shown in
As described above, the adjacent compliant pads 250 provide the structure for the gap between the chip 200 and the first substrate 225 and provide and define channels therebetween for the encapsulant 230 to eventually flow; however other alternatives could be used instead, such as cellular foam, loosely woven non-conductive strands, etc. It is only important that a gap be provided between the chip 200 and the first substrate 225 while holding the two items in a substantially coplanar relationship. The compliant pad embodiment will be described in this example. As described in the '669 application, the compliant pads 250 are typically deposited, as by stenciling, and cured so that the chip 200 and the first substrate 225 are attached to each other in a substantially coplanar relationship. A curable liquid encapsulant 230 may then be deposited completely around the perimeter of the gap between the chip 200 and the first substrate 225 so as to seal the pads 250 and create a sealed void (void/gas bubble) 240 out of the network of the channels therewithin, very much like the sealed assembly described in the flip chip embodiment above. Typically, a curable, compliant thermoset resin is used as an encapsulant, such as silicone and flexiblized epoxy. Alternately, thermoplastic materials may be used if they are specially formulated to undergo a phase change such that they go liquid under certain conditions and not under others, such as at a temperature which would be typically higher than the normal operating temperature of the resulting device.
An isostatic pressure is then applied to the assembly causing the encapsulant to flow between the chip 200 and the first substrate 225 and into the channels within the void 240. Again, the ambient gas pressure applied will depend on the encapsulant material selected and the amount of time desired for the process of removing the void 240; and further on whether the pressure is applied in a virtual step or is applied gradually. The typical applied ambient gas pressure here will be approximately between 10 and 450 pounds per square inch (“psi”), and preferably between about 30 and 200 psi, for a time period of between about thirty minutes and several hours (the time period also depends on the volume to be encapsulated). A virtual step of ambient gas pressure is preferred in order to increase the rapidity of the void removal.
As described above, the step of applying pressure on the assembly after the void 240 has been sealed will cause a pressure differential between the compressive, ambient gas applied to the outside of the assembly and any first gas trapped within the void 240. The average diameter of the void 240 will thus be reduced allowing the encapsulant to begin encapsulating the outermost compliant pads 250 on all four sides of the chip 200.
The pressure from the ambient gas combined with the pressure from the surface tension of the void 240 itself will cause the void to grow smaller. If there is a first gas trapped within the void, as the first gas pressure becomes greater than the pressure due to the ambient gas pressure, the first gas will begin to diffuse into the encapsulant 230. Since any first gas within the void 240 is under higher pressure, during the second time period, than the ambient gas acting on the outside of the assembly, the rate of diffusion of the first gas into the encapsulant will be greater than the rate of diffusion of the ambient gas into the encapsulant. As the diameter of the void 240 gets smaller and smaller, the pressure due to the surface tension of the void 240 will progressively grow greater and greater, up until the point where the void 240 is completely removed from the encapsulant, as shown in
As described in the last section, energy is typically applied to cure the encapsulant 230. The type of energy applied depends on the encapsulant 230 selected and under what conditions the selected encapsulant 230 cures. If a silicone is used as the encapsulant, the energy applied is typically heat. The amount of heat and the length of time the heat is applied is again dependent upon the selected encapsulant material and the volume of material that needs to be cured. As described above, the application of energy will typically occur prior to the termination of the step of applying pressure so that no new voids are allowed to develop in the encapsulant by the reduction of the ambient pressure. A fully cured, thermoset encapsulant 130 will maintain its structural integrity so that gas bubbles and voids do not reenter the encapsulant. The above mentioned variations and embodiments listed in the Flip Chip Underfill Encapsulation section, above, would also facilitate this injection process.
Thus, in the configuration shown in
As described above and shown in
After the gap has been sealed, the frame assembly 222 is placed within a pressure chamber, such as the aforementioned autoclave chamber, and an isostatic pressure is applied to collapse the voids and/or gas bubbles 240 thereby causing the encapsulant to engulf the supports 250 and provide a substantially void free interposer layer, as described above. Preferably, a plurality of frames 280 are placed within a frame assembly carrier 285 so that the frames 280 may be more easily stacked together and placed within the pressure chamber. In the embodiment shown in
The fully encapsulated semiconductor chip packages within the frame assemblies 221 are next separated (or “diced”) from their respective frame/substrate into single packaged chips, such as that shown in
As shown in
Such a releasable package structure would encounter durability problems in use of the finished package due to the possibility of the pads 250′″/251′″ peeling away from either the substrate 225 or the chip 200 or both unless, at some point before the package is shipped to a customer, the peelable nature of the pad is neutralized.
In a variation to this process, a pressure sealed membrane 231 may be applied or deposited in a sheet form atop the assembly, as shown in
In a still further variant of this process, hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles. Typically in such a process, inert fluids would be used to compress the voids/bubbles.
Treating an Interposer Layer
The pad 330 may be positioned and attached as a solid piece, as with adhesive on opposing sides thereof, or it may be stenciled or screened onto the face surface of the chip 300 or onto the opposing surface of the first substrate 325. Typically, it is stenciled onto the first substrate 325 prior to the leads 360 being detached from a sacrificial outer portion 327 of the first substrate and formed and bonded to respective chip contacts 370. The stenciled pad 330 is then at least partially cured. If a thicker compliant pad 330 is desired or if added adhesive properties are required a chip attach layer (not shown) may then be deposited on top of a typically fully cured pad 330, as by a stenciling step. The chip attach layer may then be left either uncured or may be partially cured (“B-staged”) prior to the attachment of the chip 300. Preferably, the chip is attached using a heated collet placement system so that the chip is relatively hot when it is pressed against the chip attach layer so as to minimize the number and size of any voids (or gas bubbles) 340/340′. Typically, these voids will occur at the boundary between the different materials in the assembly, e.g. first substrate/compliant pad, compliant pad/chip or even compliant pad/chip attach layer depending upon the materials chosen for those two materials. Even using a hot chip placement system, gas bubbles or voids 340/340′ are difficult to avoid in the uncured chip attach layer whether from the entrapment of gas when the chip is attached (
After the chip 300 has been attached and the voids 340/340′ have been sealed within the package assembly, the assembly is placed under isostatic pressure for a given amount of time to remove the voids 340/340′. As in the embodiments described above, the step of applying an isostatic ambient gas to the outside of the assembly is used to create a pressure gradient between the lower pressure first gas/vacuum within the voids 340/340′ and the ambient gas pressure be applied to the outside of the assembly. This has the effect of compressing any first gas in the voids 340/340′ thereby reducing the volume of the void and increasing the pressure therewith. If there is a sealed first gas within the voids 340/340′, the pressure within each void 340/340′ is the sum of the pressure from the compressed first gas and the pressure from the surface tension of the void. As the void volume decreases, the pressure from the surface tension of the void will increase dramatically. At some point during a second time period, the sum of the pressures within the void 340 will become greater than the ambient pressure acting on the outside of the assembly. Because of the greater pressure within the void in relation to the pressure outside the assembly during second time period, the first gas within the void will begin to diffuse into the compliant pad/chip attach layer 330 faster than the ambient gas diffuses into the compliant pad/chip attach layer 330. The greater rate of diffusion of the first gas combined with the increased pressure of the first gas will cause the first gas to completely diffuse into the compliant pad/chip attach layer 330 such that the bubble has been removed.
As described in the above sections, the pressure which is needed to remove the voids will depend on the materials used as the compliant pad and the hip attach layer and will also depend on the time allotted for their removal and the total volume of the voids to be removed. An example of a suitable pressure/time range where both the compliant pad and the chip attach layers are comprised of silicone resin includes between about 10 and 1000 psi for anywhere over approximately one hour. The assembly may be kept under pressure for more than the specified amount of time, without harm coming to it.
Any first gas sealed within the void 340 may be comprised of the same gas as the ambient gas; however, the first gas and the ambient gas may also be different in order to facilitate a greater rate of diffusion of the sealed first gas. After the step of sealing the first gas by attaching the chip to the compliant pad/chip attach layer 330, the first gas present on the outside of the assembly may be evacuated and replaced with a different pressurized ambient gas. Desirably, the second ambient gas should have an inherent rate of diffusivity with respect to the chip attach layer material that is less than the rate of diffusivity of the first gas into the same chip attach material. If the chip attach material is a curable thermoset resin material, suitable examples of possible first gases include: helium, hydrogen, H2O vapor, methane and fluorinated hydrocarbons. Examples of suitable second ambient gases in such a situation include: argon, air, nitrogen, and carbon dioxide.
Typically, after the voids 340/340′ have been removed from the compliant pad/chip attach layer 330, the assembly is heated in order to cure (or fully cross link) the chip attach layer to ensure that the voids 340/340′ do not return prior to the removal of the ambient gas pressure being applied to the assembly. As described above, other types of energy may be used to cause the chip attach layer to cure depending upon what the material is comprised.
As shown in
In a further variant of this process, hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles. Typically in such a encapsulant between a face process, inert fluids would be used to compress the voids/bubbles.
The method of the present invention has thus far been described with respect to individual semiconductor chips. However, it is contemplated that the method of encapsulation may be employed with a plurality of chips simultaneously provided on a semiconductor wafer. As illustrated in
After the interposers 442 and chips 428 are encapsulated, the individual chips are separated from the wafer 430 and from one another, as by cutting the wafer using conventional wafer severing or “dicing” equipment commonly utilized to sever individual chips without interposers. This procedure yields a plurality of encapsulated chips and interposer subassemblies, each of which may be secured to an individual substrate.
As illustrated in
Having fully described several embodiments of the present invention, it will be apparent to those of ordinary skill in the art that numerous alternatives and equivalents exist which do not depart from the invention set forth above. It is therefore to be understood that the present invention is not to be limited by the foregoing description, but only by the appended claims.
Fjelstad, Joseph, DiStefano, Thomas H.
Patent | Priority | Assignee | Title |
10658329, | Jul 08 2013 | Sony Corporation | Method of determining curing conditions, method of producing circuit device and circuit device |
11508652, | May 20 2020 | Samsung Electronics Co., Ltd. | Semiconductor package |
9997491, | Jul 08 2013 | Sony Corporation | Method of determining curing conditions, method of producing circuit device, and circuit device |
Patent | Priority | Assignee | Title |
3390308, | |||
3413713, | |||
3614832, | |||
3811183, | |||
3868724, | |||
3906144, | |||
4012766, | Aug 28 1973 | Western Digital Corporation | Semiconductor package and method of manufacture thereof |
4017495, | Oct 23 1975 | Bell Telephone Laboratories, Incorporated | Encapsulation of integrated circuits |
4143456, | Jun 28 1976 | Citizen Watch Commpany Ltd. | Semiconductor device insulation method |
4163072, | Jun 07 1977 | Bell Telephone Laboratories, Incorporated | Encapsulation of circuits |
4300153, | Sep 18 1978 | Sharp Kabushiki Kaisha | Flat shaped semiconductor encapsulation |
4312116, | Apr 14 1980 | International Business Machines Corporation | Method of sealing an electronic module in a cap |
4366187, | Oct 31 1980 | AT & T TECHNOLOGIES, INC , | Immersion curing of encapsulating material |
4374080, | Jan 13 1981 | SCHROEDER, JON MURRAY, | Method and apparatus for encapsulation casting |
4381602, | Dec 29 1980 | Honeywell Information Systems Inc. | Method of mounting an I.C. chip on a substrate |
4536469, | Nov 23 1981 | Raytheon Company | Semiconductor structures and manufacturing methods |
4566184, | Aug 24 1981 | National Metal Refining Company | Process for making a probe for high speed integrated circuits |
4604644, | Jan 28 1985 | International Business Machines Corporation | Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making |
4605153, | Jun 17 1985 | Nortel Networks Limited | Shaped solder pad for reflow soldering of surface mounting cylindrical devices on a circuit board |
4616412, | Jan 13 1981 | Method for bonding electrical leads to electronic devices | |
4658332, | Apr 04 1983 | Raytheon Company | Compliant layer printed circuit board |
4697203, | Jun 04 1984 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method therefor |
4701999, | Dec 17 1985 | PNC, Inc.; PNC, INC | Method of making sealed housings containing delicate structures |
4707724, | Jun 04 1984 | Hitachi, Ltd. | Semiconductor device and method of manufacturing thereof |
4710798, | Sep 12 1985 | Nortel Networks Limited | Integrated circuit chip package |
4746392, | Dec 28 1982 | GAO Gesellschaft fur Automation und Organisation mbH | Method for producing an identification card with an integrated circuit |
4766670, | Feb 02 1987 | International Business Machines Corporation | Full panel electronic packaging structure and method of making same |
4825284, | Dec 11 1985 | HITACHI, LTD , A CORP OF JAPAN | Semiconductor resin package structure |
4829666, | May 20 1980 | GAO Gesellschaft fur Automation und Organisation mbH | Method for producing a carrier element for an IC-chip |
4847146, | Mar 21 1988 | Raytheon Company; HE HOLDINGS, INC , A DELAWARE CORP | Process for fabricating compliant layer board with selectively isolated solder pads |
4857483, | Apr 30 1986 | SGS-Thomson Microelectronics S.A. | Method for the encapsulation of integrated circuits |
4860088, | Oct 11 1986 | Stovokor Technology LLC | Electrical interconnect tape |
4900501, | Nov 08 1985 | Renesas Technology Corp | Method and apparatus for encapsulating semi-conductors |
4904610, | Jan 27 1988 | General Instrument Corporation; GENERAL SEMICONDUCTOR, INC | Wafer level process for fabricating passivated semiconductor devices |
4913930, | Jun 28 1988 | Wacker Silicones Corporation | Method for coating semiconductor components on a dielectric film |
4915607, | Sep 30 1987 | Texas Instruments Incorporated | Lead frame assembly for an integrated circuit molding system |
4918811, | Sep 26 1986 | Lockheed Martin Corporation | Multichip integrated circuit packaging method |
4920074, | Feb 25 1987 | Hitachi, LTD | Surface mount plastic package semiconductor integrated circuit, manufacturing method thereof, as well as mounting method and mounted structure thereof |
4940181, | Apr 06 1989 | Motorola, Inc. | Pad grid array for receiving a solder bumped chip carrier |
4942140, | Mar 25 1987 | Mitsubishi Denki Kabushiki Kaisha | Method of packaging semiconductor device |
4953173, | Aug 08 1987 | Kabushiki Kaisha Toshiba | Semiconductor device |
4955132, | Nov 16 1987 | Sharp Kabushiki Kaisha | Method for mounting a semiconductor chip |
4975765, | Jul 22 1988 | Contraves AG | Highly integrated circuit and method for the production thereof |
4999319, | Mar 19 1986 | Fujitsu Limited | Method of manufacturing semiconductor device having package structure |
4999699, | Mar 14 1990 | International Business Machines Corporation | Solder interconnection structure and process for making |
5019673, | Aug 22 1990 | Freescale Semiconductor, Inc | Flip-chip package for integrated circuits |
5037779, | May 19 1989 | DESCIPHER LIMITED | Method of encapsulating a sensor device using capillary action and the device so encapsulated |
5052907, | Jul 04 1989 | KABUSHIKI KAISHA TOSHIBA, A CORP OF JAPAN | Resin sealing apparatus for use in manufacturing a resin-sealed semiconductor device |
5053357, | Dec 27 1989 | Freescale Semiconductor, Inc | Method of aligning and mounting an electronic device on a printed circuit board using a flexible substrate having fixed lead arrays thereon |
5055913, | Nov 20 1986 | GAO Gesellschaft fur Automation und Organisation mbH | Terminal arrangement for integrated circuit device |
5075760, | Jan 18 1988 | Texas Instruments Incorporated | Semiconductor device package assembly employing flexible tape |
5089440, | Mar 14 1990 | International Business Machines Corporation | Solder interconnection structure and process for making |
5120678, | Nov 05 1990 | Freescale Semiconductor, Inc | Electrical component package comprising polymer-reinforced solder bump interconnection |
5121190, | Mar 14 1990 | International Business Machines Corporation | Solder interconnection structure on organic substrates |
5130781, | Apr 15 1988 | IBM Corporation | Dam for lead encapsulation |
5144747, | Mar 27 1991 | Integrated System Assemblies Corporation; INTEGRATED SYSTEM ASSEMBLIES CORPORATION, A CORP OF DE | Apparatus and method for positioning an integrated circuit chip within a multichip module |
5148265, | Sep 24 1990 | Tessera, Inc | Semiconductor chip assemblies with fan-in leads |
5148266, | Sep 24 1990 | Tessera, Inc | Semiconductor chip assemblies having interposer and flexible lead |
5173764, | Apr 08 1991 | Freescale Semiconductor, Inc | Semiconductor device having a particular lid means and encapsulant to reduce die stress |
5182632, | Nov 22 1989 | Tactical Fabs, Inc. | High density multichip package with interconnect structure and heatsink |
5193732, | Oct 04 1991 | International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION A CORPORATION OF NY | Apparatus and methods for making simultaneous electrical connections |
5194930, | Sep 16 1991 | International Business Machines | Dielectric composition and solder interconnection structure for its use |
5203076, | Dec 23 1991 | Freescale Semiconductor, Inc | Vacuum infiltration of underfill material for flip-chip devices |
5203706, | Jan 21 1992 | Educational device | |
5218234, | Dec 23 1991 | Freescale Semiconductor, Inc | Semiconductor device with controlled spread polymeric underfill |
5249101, | Jul 06 1992 | International Business Machines Corporation | Chip carrier with protective coating for circuitized surface |
5252784, | Nov 27 1990 | Ibiden Co., Ltd. | Electronic-parts mounting board and electronic-parts mounting board frame |
5258330, | Sep 24 1990 | Tessera, Inc. | Semiconductor chip assemblies with fan-in leads |
5288944, | Feb 18 1992 | International Business Machines, Inc.; IBM Corporation | Pinned ceramic chip carrier |
5289346, | Feb 26 1991 | Stovokor Technology LLC | Peripheral to area adapter with protective bumper for an integrated circuit chip |
5296738, | Jul 08 1991 | Freescale Semiconductor, Inc | Moisture relief for chip carrier |
5302101, | Jan 09 1991 | BOWFLEX INC | Mold for resin-packaging electronic components |
5304252, | Apr 06 1989 | Oliver Sales Company | Method of removing a permanent photoimagable film from a printed circuit board |
5304512, | Dec 25 1991 | Renesas Electronics Corporation | Process for manufacturing semiconductor integrated circuit device, and molding apparatus and molding material for the process |
5311059, | Jan 24 1992 | Freescale Semiconductor, Inc | Backplane grounding for flip-chip integrated circuit |
5336931, | Sep 03 1993 | Motorola, Inc. | Anchoring method for flow formed integrated circuit covers |
5355283, | Apr 14 1993 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Ball grid array with via interconnection |
5371044, | May 27 1991 | Hitachi, Ltd. | Method of uniformly encapsulating a semiconductor device in resin |
5385869, | Jul 22 1993 | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | Semiconductor chip bonded to a substrate and method of making |
5394009, | Jul 30 1993 | Sun Microsystems, Inc. | Tab semiconductor package with cushioned land grid array outer lead bumps |
5409362, | Apr 23 1993 | NEU DYNAMICS CORP | Encapsulation molding equipment |
5409865, | Oct 03 1993 | UTAC Hong Kong Limited | Process for assembling a TAB grid array package for an integrated circuit |
5409866, | Dec 27 1991 | Fujitsu Ltd.; Kyushu Fujitsu Electronics Ltd. | Process for manufacturing a semiconductor device affixed to an upper and a lower leadframe |
5473512, | Dec 16 1993 | AGERE Systems Inc | Electronic device package having electronic device boonded, at a localized region thereof, to circuit board |
5473814, | Jan 07 1994 | GLOBALFOUNDRIES Inc | Process for surface mounting flip chip carrier modules |
5477611, | Sep 20 1993 | Tessera, Inc | Method of forming interface between die and chip carrier |
5483106, | Jul 30 1993 | NIPPONDENSO CO , LTD | Semiconductor device for sensing strain on a substrate |
5488200, | Dec 26 1991 | ULTRATECH, INC | Interconnect structure with replaced semiconductor chips |
5563445, | Apr 08 1993 | Seiko Epson Corporation | Semiconductor device |
5594626, | Feb 07 1992 | Bell Semiconductor, LLC | Partially-molded, PCB chip carrier package for certain non-square die shapes |
5629566, | Aug 15 1994 | Kabushiki Kaisha Toshiba | Flip-chip semiconductor devices having two encapsulants |
5710071, | Dec 04 1995 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Process for underfilling a flip-chip semiconductor device |
5720100, | Dec 29 1995 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Assembly having a frame embedded in a polymeric encapsulant and method for forming same |
5817545, | Jan 24 1996 | Cornell Research Foundation, Inc.; Cornell Research Foundation, Inc | Pressurized underfill encapsulation of integrated circuits |
5834339, | Mar 07 1996 | TESSERA, INC A CORPORATION OF DELAWARE | Methods for providing void-free layers for semiconductor assemblies |
5834340, | Jun 01 1993 | Mitsubishi Denki Kabushiki Kaisha | Plastic molded semiconductor package and method of manufacturing the same |
6048656, | May 11 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Void-free underfill of surface mounted chips |
6207478, | Jul 18 1998 | Samsung Electronics Co., Ltd. | Method for manufacturing semiconductor package of center pad type device |
6221697, | Oct 19 1999 | Advanced Semiconductor Engineering, Inc. | Chip scale package and manufacturing method thereof |
JP1170027, | |||
JP1191457, | |||
JP1278755, | |||
JP1293528, | |||
JP2056941, | |||
JP4137641, | |||
JP5231673, | |||
JP53139468, | |||
JP55011361, | |||
JP55117254, | |||
JP59143333, | |||
JP60077446, | |||
JP63239826, | |||
JP63241955, | |||
WO8910005, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 21 1996 | DISTEFANO, THOMAS H | Tessera, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027925 | /0673 | |
Aug 21 1996 | FJELSTAD, JOSEPH | Tessera, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027925 | /0673 | |
Mar 22 2010 | Tessera, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 28 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 22 2015 | 4 years fee payment window open |
Nov 22 2015 | 6 months grace period start (w surcharge) |
May 22 2016 | patent expiry (for year 4) |
May 22 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 22 2019 | 8 years fee payment window open |
Nov 22 2019 | 6 months grace period start (w surcharge) |
May 22 2020 | patent expiry (for year 8) |
May 22 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 22 2023 | 12 years fee payment window open |
Nov 22 2023 | 6 months grace period start (w surcharge) |
May 22 2024 | patent expiry (for year 12) |
May 22 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |