A microcircuit package having a ductile layer between a copper flange and die attach. The ductile layer absorbs the stress between the flange and semiconductor device mounted on the flange, and can substantially reduce the stress applied to the semiconductor device. In addition, the package provides the combination of copper flange and polymeric dielectric with a TCE close to copper, which results in a low stress structure of improved reliability and conductivity.
|
1. A microcircuit package comprising:
a substrate having a first surface, said substrate formed of copper, or a copper alloy, silver or a silver alloy;
a layer of ductile material having a first surface and a second surface, the first surface of the layer attached to the first surface of the substrate;
a barrier layer having a first surface and a second surface, the first surface of the barrier layer attached to the second surface of the layer of ductile material;
a gold layer having a first surface and a second surface, the first surface of the gold layer attached to the second surface of the barrier layer; and
a eutectic layer having a first surface and a second surface, the first surface of the eutectic layer attached to the second surface of the gold layer, said eutectic layer formed of a gold-tin (AuSn) alloy, a gold-silicon (AuSi) alloy or a gold-germanium (AuGe) alloy, said first surface of said eutectic layer for mounting a semiconductor die thereon.
20. A microcircuit package comprising:
a substrate having a first surface, said substrate formed of copper, or a copper alloy, silver or a silver alloy;
a layer of ductile material having a first surface and a second surface, the first surface of the layer attached to the first surface of the substrate;
a barrier layer having a first surface and a second surface, the first surface of the barrier layer attached to the second surface of the layer of ductile material;
a gold layer having a first surface and a second surface, the first surface of the gold layer attached to the second surface of the barrier layer; and
a eutectic layer having a first surface and a second surface, the first surface of the eutectic layer attached to the second surface of the gold layer, said eutectic layer formed of a lead free material selected from the group of a tin-silver-copper (SnAgCu) alloy, a tin-silver (SnAg) alloy, an antimony-tin (SbSn) alloy, a tin-zinc (SnZn) alloy, a tin-indium (SnIn) alloy and bismuth (Bi), said first surface of said eutectic layer for mounting a semiconductor die thereon.
2. The microcircuit package of
3. The microcircuit package of
4. The microcircuit package of
5. The microcircuit package of
7. The microcircuit package of
9. The microcircuit package of
10. The microcircuit package of
11. The microcircuit package of
12. The microcircuit package of
0. 13. The microcircuit package of
14. The microcircuit package of claim 13 1, wherein the substrate has a thickness in the range of about 0.040-0.060 inches.
15. The microcircuit package of
16. The microcircuit package of
17. The microcircuit package of
18. The microcircuit package of
19. The microcircuit package of
21. The microcircuit package of
|
This application claims the benefit under 35 U.S.C. §119(e) of U.S. Provisional Patent Application No. 60/858,020, filed on Nov. 9, 2006, the disclosure of which is incorporated by reference herein.
N/A
Microcircuit packages are known for containing a semiconductor device or circuit but are relatively costly to achieve acceptable levels of reliability and performance. The manufacturing goal is to produce a microcircuit package having a high performance at a low cost. However, microcircuit packages of presently known construction cannot achieve intended performance levels at a low cost. In general, known microcircuit packages employ a ceramic material to provide high thermal performance and high reliability.
To achieve low cost, high thermal performance and high reliability for a microcircuit package which will contain a semiconductor device or circuit, the following criteria should be met:
Many high performance microcircuit packages are fabricated using ceramic dielectric materials with thermal dissipation structures using “flanges” of materials which have matched TCEs. Typical materials incorporated into ceramic packages as flanges include copper-tungsten, copper/molybdenum clad structures, and aluminum-silicon carbide (Al-SiC). These materials have an advantage of TCEs fairly close to that of the semiconductor devices. Semiconductor devices typically have thermal coefficients of expansion in the range of 2.8-4.0 ppm/° C. The aforementioned flange materials have TCE values in the range of 6.0-10.0 ppm/° C. TCE values below 10.0 ppm/° C. are desirable so that expansion and contraction during temperature extremes do not cause high levels of stress to the semiconductor device which can cause the device to crack. The deficiencies in these materials are that the thermal conductivities are fairly low, i.e., in the range of 150-240 W/mK (Watt per meter Kelvin), and the cost of these materials is high.
A better flange material would be copper or a copper alloy for at least the following reasons. Copper is a material which is commonly available, has a low cost, and can be fabricated using high volume manufacturing techniques such as stamping. Also, copper and copper alloys have a thermal conductivity in the range of 350-400 W/mK. A technical barrier to using copper for flanges in these applications has been the fact that copper and copper alloys have a high TCE (about 17-20 ppm/° C.). This large difference between the TCEs of copper and that of semiconductor devices has resulted in large stresses applied to the semiconductor devices which can cause a failure during operation. In addition, conventional dielectric materials used for this application are ceramic based. The ceramic material has a TCE in the range of about 6-8 ppm/° C., and the combination of the traditional ceramic dielectric and copper flange result in a large mismatch of TCE and results in excessive warpage or cracking of the dielectric.
To minimize the effects of large stresses being applied to the semiconductor devices in conventional packages having copper flanges, one prior art approach employs an adhesive for the die attach. This allows use of a more ductile die attach but has a substantial drawback in that the adhesive has a very low thermal conductivity which limits the performance of the die attach. Another prior art approach uses high lead solder for the die attach, which allows use of a more ductile solder, but the high lead solder is a problem due to environmental issues. A further prior art approach uses a thick layer of gold, typically 300 micro-inches, applied to the backside of the semiconductor die, which allows for a buffer layer of gold on the die, but the thick layer of gold adds considerable cost to the product. A gold layer has been used on the backside of a gallium arsenide die which is soldered with AuSn eutectic solder to a copper substrate, but this approach has traditionally been limited to small devices <3 mm on a side, and has been limited to devices which have a substantially square shape.
As previously noted, the TCE mismatch between the semiconductor device and the flange material results in failure of the semiconductor device or the die attach by reason of the stress induced by the TCE mismatch. In addition, when a ceramic dielectric material is used with a copper flange, the mismatch in TCE between ceramic and copper can cause large stresses to be developed in the structure, which results in excessive warpage or cracking of the dielectric. When the semiconductor device is soldered to the flange, the temperature of the solder at a liquidus point is 280° C. for gold-tin alloys, or 368° C. for a gold-silicon eutectic composition. For these eutectic compositions, the solder turns into a solidus at the aforementioned temperatures. At this solidus point a top layer of the flange material is frozen, and cooling to room temperature causes a bottom portion of the flange to contract more than the top portion, causing the flange to bend into a concave shape. This concave shape subjects the semiconductor device to a bending stress, and such a tensile stress in the semiconductor device can cause a failure of the device.
The invention provides a reliable microcircuit package having the above-noted preferred criteria by use of a ductile layer between the copper flange and the die attach. The ductile layer absorbs the stress between the flange and semiconductor device, and can substantially reduce the stress applied to the semiconductor device. In addition, this invention provides the combination of copper flange and polymeric dielectric with a TCE close to copper. The polymeric material has a TCE about 17 ppm/° C. which is a closer match with copper. This combination results in a low stress structure that is robust when temperature cycled and which also demonstrates low cost and high thermal performance. In one example, the stress can be reduced by up to 40%. This invention, therefore, provides a microcircuit package having improved reliability and a significant improvement in thermal conductivity. In one example, the thermal conductivity can be improved by a factor of about 2.
The invention will be more fully described in the following detailed description taken in conjunction with the accompanying drawings in which:
One embodiment of a microcircuit package in accordance with the invention is shown in
The eutectic solder 114 electrically bonds the die 110 to the confronting surface of the flange 102. The leads 106 and 108 are connected to contact areas of the die 110 by wire bonded leads 120 and 122. A lid 200 is attached to the confronting periphery of the frame 104 to enclose the die, as illustrated in
The flange 102 forms a base to which other parts of the circuit package are attached, and also serves as a heat sink to conduct heat from the one or more semiconductor dies mounted in the package. The flange is preferably made of copper or a high copper alloy to provide high electrical and thermal conductivity. The frame 104 is made of an injection molded thermoplastic and is molded to the flange 102 and to the leads 106 and 108.
The frame 104 is preferably made of a dielectric material is preferably having a TCE in the range of 12-25 ppm/° C. such as a liquid crystal polymer (LCP) that can withstand die attach temperatures which typically are 280-330° C. for AuSn soldering, or 390-420° C. for AuSi soldering. Preferable high temperature LCP frame materials are further described, for example, in Applicant's prior U.S. Pat. No. 7,053,299. The high temperature polymeric material can have a composition which includes one of the following chemical groups: hydroquinone (HQ), 4,4 bisphenol (BP), bis (4-hydroxylphenyl ether) (POP), terephthalic acid (TPA), 2,6 naphthalene dicarboxylic acid (NPA), 4,4 benzoic acid (BB), 4-hydroxybenzoic acid (HBA), 6-hydroxy-2-napthoic acid (HNA).
The leads 106 and 108 are preferably made of an alloy of copper which may be of many alternative compositions such as those described in the aforesaid U.S. Pat. No. 7,053,299. The copper alloys include those known under the UNS designations C19400, C15100, C19500, C19700, C50710, C19210, C19520, C18070, C19010, C70250, EFTEC-64T, KLF-25 and MF224.
In accordance with the present invention, a ductile layer is provided between the flange and the die attach. The multilayer structure of a preferred embodiment is illustrated in
The flange 200 typically has a thickness in the range of about 0.040-0.060 inches. The ductile layer 210 has a thickness in the range of about 100-500 micro-inches. The barrier layer 212 has a thickness in the range of about 100-200 micro-inches. The semiconductor dies 218 typically have a thickness in the range of about 0.002-0.010 inches. The thickness of the gold layer 214 will depend upon the type of eutectic solder employed. For gold-tin (AuSn) solder, the gold layer on the flange has a thickness in the range of about 30-50 micro-inches.
In another embodiment, for a package having gold-tin solder, a gold layer of about 25 micro-inches is applied over a palladium layer of about 5 micro-inches.
When a eutectic solder of gold-silicon (Ausi) or gold germanium (AuGe) is used, the gold layer has a thickness in the range of about 100-200 micro-inches.
The eutectic solder can be a lead-free solder such as tin-silver-copper (SnAgCu), tin-silver (SnAg), antimony-tin (SbSn), tin-zinc (SnZn), bismuth (Bi) and tin-indium (SnIn). For use with these lead-free solders, a layer of nickel is applied at a thickness of about 150 micro-inches over the ductile layer. Optionally, a “flash” coating of about 5 micro-inches of gold can be applied over the nickel layer to prevent oxidation of the nickel.
The ductile layer 210 can be copper, silver, or an alloy of copper and silver, and the ductile layer can be provided in several different ways such as by plating, cladding, evaporation, and sputtering. The ductile layer has hardness less than about 80 Knoop and a thickness in the range of about 100 to 1000 micro-inches, and preferably in the range of about 100 to 500 micro-inches.
For efficient manufacturing, the flange 200 can be made of a harder form of copper or other suitable material, which is more resistant to damage during manufacturing such as scratches, nicks, and the like. A preferred hardness is greater than 80 Knoop and preferably in the range of about 85-100 Rockwell F.
In a preferred embodiment the flange 10 can be made of a copper zirconium alloy (CDA 151) which has hardness in the intended range of 85-100 Rockwell F.
As a comparison, the widely used oxygen-free copper (CDA101/102) is very soft and is prone to nicks, scratches and the like and has an annealing temperature of about 350° C. In contrast, CDA 151 copper has an annealing temperature greater than 500° C. and a significantly greater hardness. Thus, the harder flange material is more stable and suitable for efficient manufacturing processes.
The invention is not to be limited by what has been particularly shown and described but is to encompass the full spirit and scope of the claims.
Zimmerman, Michael A., Harris, Jonathan
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
3159462, | |||
3279039, | |||
3293509, | |||
3581163, | |||
3657611, | |||
4288081, | Apr 28 1979 | Shin-Etsu Polymer Company, Ltd. | Gaskets for electric shielding |
4634638, | Dec 17 1981 | International Business Machines Corporation | High melting point copper-gold-tin brazing alloy for chip carriers |
4811166, | Jul 02 1986 | TEXAS INSTRUMENTS INCORPORATED, A CORP OF DE | Heat dissipating member for mounting a semiconductor device and electrical circuit unit incorporating the member |
4880591, | Apr 05 1988 | Mitsubishi Denki Kabushiki Kaisha | Method for manufacturing speaker vibration member |
5586214, | Dec 29 1994 | Watlow Electric Manufacturing Company | Immersion heating element with electric resistance heating material and polymeric layer disposed thereon |
5691689, | Aug 11 1995 | Eaton Corporation | Electrical circuit protection devices comprising PTC conductive liquid crystal polymer compositions |
5990560, | Oct 22 1997 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Method and compositions for achieving a kinetically controlled solder bond |
6206269, | Oct 02 1998 | Infineon Technologies AG | Soldering of a semiconductor chip to a substrate |
6506630, | Aug 18 2000 | NXP B V | Method of manufacturing a semiconductor device and a support plate with a flange for a semiconductor device |
6596621, | May 17 2002 | Veeco Instruments INC | Method of forming a lead-free tin-silver-copper based solder alloy on an electronic substrate |
6597575, | Jan 04 2002 | Intel Corporation | Electronic packages having good reliability comprising low modulus thermal interface materials |
6634576, | Aug 31 2000 | Jagotec AG | Milled particles |
6870243, | Nov 27 2002 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Thin GaAs die with copper back-metal structure |
7023089, | Mar 31 2004 | Intel Corporation | Low temperature packaging apparatus and method |
7053299, | Jan 29 2003 | TEXTILES COATED, INCORPORATED | Flange for integrated circuit package |
7092890, | Nov 27 2002 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method for manufacturing thin GaAs die with copper-back metal structures |
7391116, | Oct 14 2003 | WIELAND ROLLED PRODUCTS NORTH AMERICA, LLC | Fretting and whisker resistant coating system and method |
7429502, | Sep 27 2005 | Bell Semiconductor, LLC | Integrated circuit device incorporating metallurgical bond to enhance thermal conduction to a heat sink |
7459794, | Aug 26 2003 | Tokuyama Corporation | Substrate for device bonding, device bonded substrate, and method for producing same |
20040112478, | |||
20050016584, | |||
20050016750, | |||
20050183589, | |||
20050194690, | |||
20060067853, | |||
20060151889, | |||
20060175689, | |||
20060175691, | |||
20060200965, | |||
20070176293, | |||
20080191358, | |||
GB1207010, | |||
GB1207020, | |||
JP59227132, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 12 2012 | IQLP, LLC | (assignment on the face of the patent) | / | |||
Oct 18 2019 | IQLP, LLC | IONIC MATERIALS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 050762 | /0154 |
Date | Maintenance Fee Events |
Aug 14 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 30 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 16 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 20 2015 | 4 years fee payment window open |
May 20 2016 | 6 months grace period start (w surcharge) |
Nov 20 2016 | patent expiry (for year 4) |
Nov 20 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 20 2019 | 8 years fee payment window open |
May 20 2020 | 6 months grace period start (w surcharge) |
Nov 20 2020 | patent expiry (for year 8) |
Nov 20 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 20 2023 | 12 years fee payment window open |
May 20 2024 | 6 months grace period start (w surcharge) |
Nov 20 2024 | patent expiry (for year 12) |
Nov 20 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |