Provided is a method for verifying a pattern of a semiconductor device. In the method, a designed layout of target patterns is provided, and transferring the designed layout on a wafer to form wafer patterns. wafer patterns image contour is obtain. The image contour for wafer patterns on the designed layout are matched, After edge differences between the designed layout and the wafer patterns image contour are extracted, a checking layout for detecting wafer pattern defects is obtain by adding the edge differences on the designed layout. Defects on the checking layout is identified to verify the patterns in view of processes before fabrication of a photomask.
|
1. A method for verifying a mask pattern of a semiconductor device, the method comprising:
providing a designed layout of target patterns;
forming wafer patterns on a wafer by transferring the designed layout on the wafer;
obtaining an image contour of the wafer patterns from the wafer;
matching the image contour of the wafer patterns on the designed layout;
extracting edge differences data between edge points of the designed layout and the image contour of the wafer patterns;
generating checking layout for detecting wafer pattern defects by including the edge differences data on a data of the designed layout; and
checking defects on the checking layout.
11. A method for verifying a mask pattern of a semiconductor device, the method comprising:
providing a designed layout of target patterns;
forming wafer patterns on a wafer by transferring the designed layout on the wafer;
obtaining an image contour of the wafer patterns from the wafer;
matching the image contour of the wafer patterns on the designed layout;
extracting edge differences data between edge points of the designed layout and the image contour of the wafer patterns;
generating a checking layout for detecting wafer pattern defects by including the edge differences data in an edge point of the pattern of the designed layout to convert a critical dimension of a pattern of the designed layout into a critical dimension of a pattern of the checking layout;
providing a reference critical dimension value for a pattern; and
determining whether the critical dimension of the pattern of the checking layout deviates from the reference critical dimension value.
15. A method for verifying a mask pattern of a semiconductor device, the method comprising:
providing a designed layout of target patterns;
forming wafer patterns on a wafer by transferring the designed layout on the wafer;
obtaining an image contour of the wafer patterns from the wafer;
matching the image contour of the wafer patterns on the designed layout;
extracting edge differences data between the edge points of the designed layout and the image contour of the wafer patterns;
generating a checking layout for detecting wafer pattern defects by including the edge differences data in an edge point of the pattern of the designed layout to convert a critical dimension of a pattern of the designed layout into a critical dimension of a pattern of the checking layout;
providing a reference dispacing value for a dispacing between patterns; and
determining whether the dispacing between the pattern of the checking layout deviates from the reference dispacing value.
2. The method of
3. The method for
fabricating a photomask using the designed layout for the target pattern; and
forming wafer patterns on the wafer using the fabricated photomask.
4. The method of
5. The method of
comparing an edge point of a pattern of the designed layout with an edge point of a wafer pattern of the image contour;
converting differences between the edge points of the wafer pattern of the image contour and the edge point on a pattern designed layout into a GDS data; and
storing the GDS data.
6. The method of
7. The method of
dividing the checking layout into a line pattern region and a space region; and
detecting of the defects in the line pattern region and in the space region.
8. The method of
providing a reference critical dimension value of the line pattern; and
determining whether a critical dimension of a pattern in the checking layout deviates from the reference critical dimension value.
9. The method of
determining whether a dispacing between line patterns in the checking layout deviates from the reference dispacing value.
10. The method of
12. The method of
13. The method of
comparing an edge point of a pattern of the designed layout with an edge point of a wafer pattern of the image contour;
converting differences between the edge points of the wafer patterns of the image contour and the edge point on a pattern designed layout into a GDS data; and
storing the GDS data.
14. The method of
16. The method of
17. The method of
comparing an edge point of a pattern of the designed layout with an edge point of a wafer pattern of the image contour;
converting differences between the edge points of the wafer pattern of the image contour and the edge point on a pattern designed layout into a GDS data; and
storing the GDS data.
18. The method of
|
This patent claims priority to Korean patent application number 10-2007-0063926, filed on Jun. 27, 2007, the disclosure of which is incorporated by reference in its entirety.
This patent relates to a method for fabricating a semiconductor device, and more particularly, to a method for verifying a pattern of a semiconductor device.
With the increase in integration degree of semiconductor devices, patterns required in semiconductor devices shrink in size gradually, which leads to pattern defects, e.g., a pattern bridge or a pinch fail, on an actual wafer due to limitations in a manufacturing process of semiconductor devices. Accordingly, before the verification of designed target patterns and the preparation of a mask, weak or defective parts in view of processes are detected in advance and the detection results are then reflected in a design layout.
One of a conventional method for verifying pattern defects has been suggested, where an image of patterns formed on an actual wafer is compared with an original layout and then different parts there between resulted from the comparison are detected as defects. However, the original layout may be modified several times so as to be favorable to wafer patterning while an actual wafer process is performed. Once the original layout is modified, different parts between patterns on the actual wafer and a modified layout are detected as defects in the verification of pattern defects. Parts modified from the original layout are detected as the defects. Therefore, it is difficult to detect defects occurring on the actual wafer, e.g., pattern bridges or pinch fails.
In one embodiment, a method for verifying a pattern of a semiconductor device, includes: providing a designed layout of target patterns; transferring the designed layout on a wafer to form wafer patterns; obtaining a image contour of the wafer patterns; matching the image contour of the wafer patterns on the designed layout; extracting edge differences between the designed layout and image contour of the wafer patterns; obtaining a checking layout for detecting wafer pattern defects by adding the edge differences on the designed layout; and identifying defects on the checking layout. The designed layout may include one of an original layout for the target pattern or an optical proximity corrected layout of the original layout. The transferring the designed layout on a wafer may include: fabricating a photomask using the designed layout for the target pattern; and forming wafer patterns on the wafer using the fabricated photomask; The obtaining the image contour may include performing with the aid of a scanning electron microscope. The extracting edge differences may include: comparing an edge point of a pattern of the designed layout with an edge point of a wafer pattern of the image contour; converting differences between the edge points of the wafer pattern of the image contour and the edge point on a pattern the designed layout into a GDS data; and storing the GDS data. The obtaining a checking layout may include converting a critical dimension of a pattern of the designed layout into a critical dimension of a pattern of the checking layout by adding the edge difference in an edge point of the pattern of the designed layout. The identifying defects may include: dividing the checking layout into a line pattern region and a space region; and detecting of the defects in the line pattern region and in the space region. The detecting the line pattern region may include: providing a reference critical dimension value of the line pattern; and determining whether a critical dimension of a pattern in the checking layout deviates from the reference critical dimension value. The detecting the defects in the space region may include: providing a reference dispacing value between line patterns; and determining whether a dispacing between line patterns in the checking layout deviates from the reference dispacing value 10. The method may further include, after identifying defects, performing another optical proximity correction by feed back the detected defects on the designed layout.
Hereinafter, a method for verifying a pattern of a semiconductor device in accordance with the preferred embodiment of the invention will be described in detail with reference to the accompanying drawings.
Referring to
Wafer patterns is transferred on the actual wafer using the designed layout 200(S11). Specifically, a photomask having the same pattern configuration as the designed layout 200 for the target patterns is fabricated, and wafer patterns are then formed on the actual wafer using the fabricated photomask.
The wafer patterns formed on the actual wafer are photographed with a scanning electron microscope (SEM), to obtain an image contour of the wafer patterns (S12). Other types of technique may be used.
The image contour of wafer patterns on the designed layout are matched, as illustrated in
A checking layout 210 for detecting wafer pattern defects by adding the edge differences on the designed layout are obtained, as illustrated in
Defects on the checking layout 210 is identified to verify the patterns in view of processes before the preparation of a mask (S16). At this time, the identify may be performed in such a manner than the checking layout 210 is divided into a line pattern region and a space region and the identify may be detecting of the line pattern region and in the space region, respectively.
For example, in the line pattern region, it is provided a reference critical dimension (CD) value of the line patterns and determined whether or not critical dimensions d2 of the line patterns in the checking layout 210a deviate from the reference critical dimension, as illustrated in
In the space region, it is provided a reference dispacing value between line patterns and determined whether or not a dispacing d3 between the line patterns in the checking layout 210b deviates from the reference dispacing value, as illustrated in
The designed layout is corrected taking into account of how much the detected defects have an effect on a process window according to pattern verification results (S16). In detail, the designed layout is performing another optical proximity correction by feed back the detected defects on the designed layout. In the case where the pattern verification is performed on the original layout, the OPC process is performed in consideration of the detected defects. When the pattern verification is performed on the OPC layout, the OPC process may be re-executed
In on embodiment, a method for verifying a pattern of a semiconductor device, the checking layout has the same shape as the wafer pattern formed on the wafer is obtained by adding the edge differences on the designed layout, and the checking layout is verified for detecting wafer pattern defects. Therefore, defects occurring on the wafer patterns, e.g., patterns bridges or pinch fail can be effectively detected. Moreover, the defects is accurate estimate before the fabrication of a mask can be effectively prevented re-adjustment or re-fabrication.
Although preferred embodiments of the invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as defined in the accompanying claims.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7194709, | Mar 05 2004 | 709 PATENT, LLC | Automatic alignment of integrated circuit and design layout of integrated circuit to more accurately assess the impact of anomalies |
7254804, | Nov 27 2003 | Kabushiki Kaisha Toshiba | Method of verifying corrected photomask-pattern results and device for the same |
7275227, | Aug 27 2003 | Anchor Semiconductor Inc.; ANCHOR SEMICONDUCTOR, INC | Method of checking optical proximity correction data |
7475383, | Oct 28 2005 | SAMSUNG ELECTRONICS CO , LTD | Method of fabricating photo mask |
20050142455, | |||
KP1020030014427, | |||
KP1020060105847, | |||
KR100156792, | |||
KR100172558, | |||
KR100673014, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 05 2012 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / | |||
Jul 30 2012 | HYNIX-SEMICONDUCTOR INC | SK HYNIX INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 067328 | /0814 | |
Jul 30 2012 | Hynix Semiconductor Inc | SK HYNIX INC | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE IS HYNIX SEMICONDUCTOR INC NOT HYNIX-SEMICONDUCTOR INC THERE IS NO HYPHEN IN THE NAME PREVIOUSLY RECORDED ON REEL 67328 FRAME 814 ASSIGNOR S HEREBY CONFIRMS THE CHANGE OF NAME | 067412 | /0482 | |
Mar 11 2024 | SK HYNIX INC | MIMIRIP LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 067369 | /0832 |
Date | Maintenance Fee Events |
Oct 30 2013 | ASPN: Payor Number Assigned. |
Dec 24 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 26 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 15 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 14 2016 | 4 years fee payment window open |
Nov 14 2016 | 6 months grace period start (w surcharge) |
May 14 2017 | patent expiry (for year 4) |
May 14 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 14 2020 | 8 years fee payment window open |
Nov 14 2020 | 6 months grace period start (w surcharge) |
May 14 2021 | patent expiry (for year 8) |
May 14 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 14 2024 | 12 years fee payment window open |
Nov 14 2024 | 6 months grace period start (w surcharge) |
May 14 2025 | patent expiry (for year 12) |
May 14 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |