A semiconductor device includes a semiconductor substrate, and a nonvolatile memory cell provided on the semiconductor substrate, the nonvolatile memory cell including a tunnel insulating film provided on a surface of the semiconductor substrate, the tunnel insulating film including semiconductor grains, the semiconductor grains included in both end portions of the tunnel insulating film having smaller grain size than the semiconductor grains included in other portions of the tunnel insulating film, a charge storage layer provided on the tunnel insulating film, an insulating film provided on the charge storage layer, and a control gate electrode provided on the insulating film.
|
1. A semiconductor device comprising:
a semiconductor substrate; and
a nonvolatile memory cell provided on the semiconductor substrate,
the nonvolatile memory cell comprising:
a tunnel insulating film provided on a surface of the semiconductor substrate, the tunnel insulating film including semiconductor grains, the semiconductor grains included in both end portions of the tunnel insulating film having smaller grain size than the semiconductor grains included in other portions of the tunnel insulating film;
a charge storage layer provided on the tunnel insulating film;
an insulating film provided on the charge storage layer; and
a control gate electrode provided on the insulating film.
0. 11. A semiconductor device comprising a semiconductor substrate and a nonvolatile memory cell provided on the semiconductor substrate, the nonvolatile memory cell comprising a tunnel insulating film provided on a surface of the semiconductor substrate, the tunnel insulating film including semiconductor grains, the semiconductor grains included in both end portions of the tunnel insulating film having smaller grain size than the semiconductor grains included in other portions of the tunnel insulating film, the semiconductor device prepared by a process comprising:
forming a tunnel insulating film on a surface of the semiconductor substrate, the tunnel insulating film including semiconductor grains which have approximately same grain size; and
selectively decreasing grain size of the semiconductor grains included in the both end portions of the tunnel insulating film.
2. The semiconductor device according to
3. The semiconductor device according to
4. The semiconductor device according to
5. The semiconductor device according to
6. The semiconductor device according to
7. The semiconductor device according to
8. The semiconductor device according to
9. The semiconductor device according to
10. The semiconductor device according to
0. 12. The semiconductor device according to claim 11, made by the process wherein the tunnel insulating film is a silicon oxide film including silicon grains, a silicon nitride film including silicon grains, or a high dielectric constant insulating film including silicon grains.
0. 13. The semiconductor device according to claim 11, made by the process wherein the grain size of the semiconductor grains included in the both end portions of the tunnel insulating film is selectively decreased by oxidation treatment.
0. 14. The semiconductor device according to claim 13, made by the process wherein the oxidation treatment is carried out by using oxygen radical.
0. 15. The semiconductor device according to claim 11, made by the process further comprising forming an insulating film to be processed into the tunnel insulating film and processing the insulating film by using RIE to form the tunnel insulating film.
0. 16. The semiconductor device according to claim 11, made by the process further comprising forming an oxidation preventing film on a side surface of the charge storage layer on the both end portions of the tunnel insulating film.
0. 17. The semiconductor device according to claim 16, made by the process wherein the forming the oxidation preventing film includes nitriding the side surface of the charge storage layer by using oxygen radical.
0. 18. The semiconductor device according to claim 11, made by the process wherein the grain size of the semiconductor grain in the both end portions of the insulating film is smaller than the grain size of the semiconductor grain in the other portions of the tunnel insulating in at least one direction of channel length and width directions.
0. 19. The semiconductor device according to claim 11, made by the process wherein the nonvolatile memory cell is a NAND type nonvolatile memory cell or a MONOS type nonvolatile memory cell.
0. 20. The semiconductor device according to claim 11, made by the process wherein the substrate is a silicon substrate.
|
where C1 is the capacitance between the floating and control gate electrodes, C2 is the capacitance between the floating gate electrode and the semiconductor substrate, and Vcg is the voltage of the control gate electrode. C1/(C1+C2) is called the coupling ratio.
If the dimensions of device structure are further scaled down in the future, a parasitic capacitance (α) will be produced between adjacent cells. In this case, Vfg is represented by
Vfg=C1/(C1+C2+α)×Vcg
Thus, the coupling ratio is reduced.
If the coupling ratio is reduced, it is required to apply a higher voltage to the control gate electrode in order to carry out a rewrite operation (memory write/erase operation).
However, when the voltage (rewrite voltage) applied to the control electrode is raised for rewrite operation, the rate of degradation of inter-poly insulating film increases. The degradation of the inter-poly insulating film results in dielectric breakdown, an increase in leakage current, and a decrease in reliability.
In order to lower the rewrite voltage and avoid the degradation of the inter-poly insulating film, it is required to enhance the charge injection efficiency of a tunnel insulating film. As a method to increase the charge injection efficiency of the tunnel insulating film, it has been proposed to cause the tunnel insulating film formed of silicon oxide to contain grains of silicon (Jpn. Pat. Appln. KOKAI Publication No. 2003-78050). When the tunnel insulating film is allowed to contain grains of silicon, its charge injection efficiency increases owing to the electron confinement effect.
However, the above method has the following problem.
The gate portion (the tunnel insulating film, the floating gate electrode, the inter-poly insulating film, and the control electrode) of a transistor is formed through dry etching. At the time of the dry etching, the sidewall of the gate portion is damaged by plasma and film quality of the sidewall of the tunnel insulating film is deteriorated. The tunnel insulating film is subjected to charge injection stress. The charge injection stress causes leakage current (stress-induced leakage current) to occur at the sidewall having the deteriorated film quality of the tunnel insulating film. This leakage current causes electrons in the floating gate electrode to flow out, which results in a degradation of charge retention characteristic.
According to an aspect of the present invention, there is provided a semiconductor device comprising: a semiconductor substrate; and a nonvolatile memory cell provided on the semiconductor substrate, the nonvolatile memory cell comprising: a tunnel insulating film provided on a surface of the semiconductor substrate, the tunnel insulating film including semiconductor grains, the semiconductor grains included in both end portions of the tunnel insulating film having smaller grain size than the semiconductor grains included in other portions of the tunnel insulating film; a charge storage layer provided on the tunnel insulating film; an insulating film provided on the charge storage layer; and a control gate electrode provided on the insulating film.
According to an aspect of the present invention, there is provided a method for manufacturing a semiconductor device, the semiconductor device comprising a semiconductor substrate, and a nonvolatile memory cell provided on the semiconductor substrate, the nonvolatile memory cell comprising a tunnel insulating film provided on a surface of the semiconductor substrate, the tunnel insulating film including semiconductor grains such that the semiconductor grains included in both end portions of the tunnel insulating film have smaller grain size than the semiconductor grains included in other portions of the tunnel insulating film, a charge storage layer provided on the tunnel insulating film, an insulating film provided on the charge storage layer, and a control gate electrode provided on the insulating film, the method comprising: forming a tunnel insulating film on a surface of the semiconductor substrate, the tunnel insulating film including semiconductor grains which have approximately same grain size; and selectively decreasing grain size of the semiconductor grains included in the both end portions of the tunnel insulating film.
The embodiments of the present invention will be described hereinafter with reference to the accompanying drawings.
The memory cell array constitutes a NAND flash memory. Specifically, the semiconductor device is adapted for use in electronic equipment, such as a music playback device, which is equipped with a nonvolatile memory.
Each memory cell includes a tunnel insulating film, a floating gate electrode, a control gate electrode, an interelectrode insulating film, and source/drain regions. The memory cell of the present embodiment will be further described hereinafter.
An isolation trench is provided on a silicon substrate 1, the isolation trench is filled with isolation insulating film 6. The isolation trench and the isolation insulating film 6 constitute isolation region (STI). The isolation region defines an active area in the silicon substrate 1 which contains the channel region of the memory cell.
A tunnel insulating films 2 are provided on the active area. As shown in
As in the present embodiment, if the region that includes silicon grains (silicon grain region) exists in the tunnel insulating film, as shown in
From the standpoint of suppressing leakage current, it is desirable that no silicon grains exist in the both end portions of the tunnel insulating film. However, when the silicon grains do not exist at all in the both end portions of the tunnel insulating film, the improvement of charge injection efficiency by the electron confinement effect cannot be expected in the both end portions of the tunnel insulating film. Accordingly, in order to increase the charge injection efficiency while suppressing the occurrence of leakage current, it is required to set the grain size of the silicon grains 20 smaller in the both end portions of the silicon oxide layer 21 than in its central portion as in the present embodiment.
The both end portions of the tunnel insulating film 2 is damage by RIE (reactive ion etching) process in the course of manufacturing. Since the grain size of the silicon grains existing in the damaged portions of the tunnel insulating film is small, the energy barrier ΔE is high. Therefore, it becomes possible to suppress the occurrence of leakage current (stress-induced leakage current) due to the gate sidewall being subjected to charge injection stress. Thereby, the problem of degradation of charge retention characteristic is solved as the loss of electrons in the floating gate electrode 8 caused by the leakage current in the gate sidewall is suppressed. Therefore, according to the present embodiment, the charge injection efficiency can be enhanced without degrading the charge retention characteristic.
The floating gate electrode 3 is provided on the tunnel insulating film 2. The control gate electrode 5 is provided above the floating gate electrode 3. The interelectrode insulating film 4 is provided between the floating and control gate electrodes 3 and 5. A silicon nitride film 8 used as a mask for processing is provided on the control gate electrode 5. Insulating films other than the silicon nitride film 8 may be used as masks for processing.
Reference is now made to
[
A silicon oxide film containing silicon grains as the tunnel insulating film 2 is formed on a surface of the silicon substrate 1. At this stage, the grain size of the silicon grains is approximately same both in the channel length direction and in the channel width direction. One example of such silicon grains is quantum dots comprising Si dots (Jpn. Pat. Appln. KOKAI Publication No. 2003-78050). Another example is a Si cluster. A method of forming a silicon oxide film containing Si clusters is, for example, to subject SiOx having non-stoichiometric composition to a heat treatment at 300 to 110° C. for about one hour in a nitrogen ambient.
A polycrystalline silicon film 3 to be processed into the floating gate electrode and a mask material 30 for isolation process are deposited in sequence by chemical vapor deposition (CVD) method. The mask material 30, the polycrystalline silicon film 3 and the tunnel insulating film 2 are etched in sequence by RIE process using a first resist mask (not shown). Furthermore, the exposed areas of the silicon substrate 1 are etched to form isolation trench 31. At this stage, the shape of the floating gate electrode in the channel width direction is determined.
[
An isolation insulating film (e.g., silicon oxide layer) 6 is deposited over the entire surface to fill the isolation trench 31, thereafter, the isolation insulating film 6 in the surface portion is removed by chemical mechanical polishing (CMP) process to planarize the surface. At this time, the masking material 30 is exposed.
[
The masking material 30 is selectively etched away and moreover the exposed surface of the isolation insulating film 6 is etched away, thereby, the upper sidewall of the polycrystalline silicon film 3 is exposed. These removals by etching are carried out by using chemicals, for example.
[
The interelectrode insulating film 4 is formed over the entire surface by CVD process. A polycrystalline silicon film 5 to be processed into the control gate electrode (word line) is formed on the interelectrode insulating film 4 by CVD process. When the floating gate electrode and the control gate electrode are made of polycrystalline silicon, the interelectrode insulating film 4 is called the inter-poly insulating film.
A silicon nitride film 8 used as a mask material at the time of RIE processing is formed on the polycrystalline silicon film 5 by CVD process.
Furthermore, the silicon nitride film 8, the interelectrode insulating film 4 and the polycrystalline silicon film 3 are subjected to etching processing by RIE process using a second resist mask (not shown) having a pattern which crosses at right angles that of the first resist mask. In this way, the control gate electrode (word line) 5 is formed and the shape and dimensions in the channel length direction of the tunnel insulating film 2 and the floating gate electrodes 3 are determined.
[
The grain size in the both end portions of the tunnel insulating film 2 in the channel length direction of are selectively made smaller, by oxidizing the silicon grains in the both end portions in the channel length direction of the tunnel insulating film 2, in which the oxidizing is carried out by using oxygen radical 41. Other oxidation species than the oxygen radical 41 may be used, but the oxygen radical 41 has the following advantage.
That is, as the oxygen radical 41 is the oxidation specie that is easily be inactive, the diffusion of the oxygen radical 41 stops at the both end portions of the tunnel insulating film 2, thereby, the grain size of the silicon grains in the both end portions of the tunnel insulating film 2 can be selectively made smaller with ease.
Both the end portions of the tunnel insulating film 2 have been damaged by the RIE process in
[
The source/drain regions 7 are formed by ion implantation and annealing. Thereafter, a NAND flash memory is obtained through known processes, such as a step of forming an interlayer insulating film, a step of forming wiring layer, etc.
The present embodiment is different from the first embodiment in that a silicon nitride film 9 is provided on the side surface of the floating gate electrode 3. The reason for providing the silicon nitride film 9 is to prevent the floating gate electrode 3 from being oxidized in the oxidation step for making the grain size of the silicon grains smaller in
One method of forming the silicon nitride film 9 is to nitride the sidewall of the floating gate electrode 3 with nitrogen radicals after the step of
The present invention is not limited to the embodiments described above.
For example, in the first and second embodiments, the size of silicon grains is made small in the both end portions in the channel length direction of the tunnel insulating film 2, in contrast, the grain size of silicon grains may be made smaller in both end portions in the channel width direction of the tunnel insulating film. Such a structure can be obtained by, for example, carrying out the step of oxidation for making the grain size of silicon grains smaller after the step of
In addition, in the second embodiment, the silicon nitride film 9 is provided on the side surface of the floating gate electrode 3 in the channel length direction, the silicon nitride film 9 may be provided on the side surface of the floating gate electrode 3 in the channel width direction. Such a structure can be obtained by, for example, nitriding the side surface of the floating gate electrode 3 by nitrogen radicals after the step of
In addition, in the first and second embodiments, a silicon oxide film (insulating film) containing silicon grains (semiconductor grains) is used as the tunnel insulating film, other combination of semiconductor grains and insulating film may be used. For example, it is possible to use the combination of silicon grains and a silicon nitride film, or the combination of silicon grains and a high dielectric constant insulating film (for example, alumina film, hafnium silicate film, hafnium aluminate film, Hafnia film or lanthanum aluminate film).
In addition, the first and second embodiments are directed to the electrically rewritable nonvolatile memory cell using the floating gate electrode as a charge storage layer, the present invention may be applied to other nonvolatile memory cells, such as MONOS (Metal-Oxide-Nitride-Oxide-Semiconductor) nonvolatile memory cell in which a nitride film is used as the charge storage layer.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Ozawa, Yoshio, Ohba, Ryuji, Kai, Tetsuya
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6060743, | May 21 1997 | TOSHIBA MEMORY CORPORATION | Semiconductor memory device having multilayer group IV nanocrystal quantum dot floating gate and method of manufacturing the same |
6090666, | Sep 30 1997 | Sharp Kabushiki Kaisha | Method for fabricating semiconductor nanocrystal and semiconductor memory device using the semiconductor nanocrystal |
6958265, | Sep 16 2003 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Semiconductor device with nanoclusters |
7186616, | Mar 16 2005 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method of removing nanoclusters in a semiconductor device |
7361543, | Nov 12 2004 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method of forming a nanocluster charge storage device |
7989876, | Sep 22 2006 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
JP200378050, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 14 2012 | Kabushiki Kaisha Toshiba | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 25 2015 | REM: Maintenance Fee Reminder Mailed. |
Feb 14 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Dec 10 2016 | 4 years fee payment window open |
Jun 10 2017 | 6 months grace period start (w surcharge) |
Dec 10 2017 | patent expiry (for year 4) |
Dec 10 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 10 2020 | 8 years fee payment window open |
Jun 10 2021 | 6 months grace period start (w surcharge) |
Dec 10 2021 | patent expiry (for year 8) |
Dec 10 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 10 2024 | 12 years fee payment window open |
Jun 10 2025 | 6 months grace period start (w surcharge) |
Dec 10 2025 | patent expiry (for year 12) |
Dec 10 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |