A method for forming a semiconductor device and a device made using the method are provided. In one example, the method includes forming a hard mask layer on a semiconductor substrate and patterning the hard mask layer to form multiple openings. The substrate is etched through the openings to form forming a plurality of trenches separating multiple semiconductor mesas. The trenches are partially filled with a dielectric material. The hard mask layer is removed and multiple-gate features are formed, with each multiple-gate feature being in contact with a top surface and sidewalls of at least one of the semiconductor mesas.
|
0. 20. A microelectronic product comprising:
a semiconductor substrate;
a plurality of trenches formed in the semiconductor substrate, the plurality of trenches being partially filled with a dielectric material;
a plurality of mesas, wherein each of the plurality of mesas is formed between adjacent ones of the plurality of trenches, and further wherein each of the plurality of mesas comprises a top mesa and a bottom mesa, the top mesa having a sidewall of a first slope and the bottom mesa having a sidewall of a second slope different from the first slope, the sidewall of the top mesa and the sidewall of the bottom mesa being sidewalls of a same trench, the sidewall of the top mesa being indented from a top end of the sidewall of the bottom mesa; and
a plurality of multi-gate features comprising a gate dielectric material extending continuously from a sidewall of the top mesa of a first one of the plurality of mesas over and in contact with the top surface of the dielectric material in one of the plurality of trenches and onto a sidewall of a top mesa of a second one of the plurality of mesas, each of the plurality of multi-gate features being disposed over a top surface and sidewalls of a respective one of the plurality of mesas.
0. 1. A method for forming a semiconductor device, comprising:
forming a hard mask layer on a semiconductor substrate;
patterning the hard mask layer to form a plurality of openings;
etching the substrate through the plurality of openings of the hard mask layer to form a plurality of trenches separating a plurality of semiconductor mesas, wherein each of the plurality of semiconductor mesas is formed to have a top portion having sidewalls of a first slope and a bottom portion having sidewalls of a second slope, and wherein each of the plurality of trenches is formed to have a top trench portion having a sidewall of the first slope and a bottom trench portion having a sidewall of the second slope, and wherein the first slope is different from the second slope;
partially filling the plurality of trenches with a dielectric material;
removing the hard mask layer; and
forming a plurality of multiple-gate features, each multiple-gate feature being in contact with a top surface and sidewalls of at least one of the plurality of semiconductor mesas.
0. 2. The method of
performing a thermal oxidizing process on the plurality of semiconductor mesas to form a semiconductor oxide layer; and
removing the semiconductor oxide layer to narrow the plurality of semiconductor mesas before forming the plurality of multiple-gate features on the substrate.
0. 3. The method of
0. 4. The method of
0. 5. The method of
0. 6. The method of
substantially filling the plurality of both top and bottom trench portions to form a first group of shallow trench isolation (STI) features and a second group of STI features;
forming a photoresist layer patterned to cover the first group of STI features; and
recessing the second group of STI features such that the second group of STI features are substantially within the bottom trench portions.
0. 7. The method of
0. 8. The method of
0. 9. The method of
0. 10. The method of
0. 11. The method of
0. 12. The method of
0. 13. The method of
0. 14. The method of
0. 15. A method for forming a semiconductor device, comprising:
forming a hard mask layer on a semiconductor substrate;
patterning the hard mask layer to form a plurality of openings;
etching the substrate through the plurality of openings to form a plurality of trenches separating a plurality of semiconductor mesas, wherein the plurality of semiconductor trenches are each defined by a top trench portion having a sidewall of a first slope and a bottom trench portion having a sidewall of a second slope, and each of the plurality of semiconductor mesas have a top portion having sidewalls of a first slope and a bottom portion having sidewalls of a second slope, and wherein the first slope is different from the second slope;
substantially filling the plurality of trenches to form first shallow trench isolation (STI) features in a first region and second STI features in a second region;
forming a photoresist layer patterned to cover the first STI features in the first region and leave a second STI features in the second region uncovered;
recessing the second STI features such that the second STI features are substantially within the bottom trench portions;
removing the patterned hard mask layer; and
forming a plurality of multiple-gate features on the substrate.
0. 16. The method of
0. 17. The method of
performing a thermal oxidizing process on the plurality of top semiconductor mesas in the second region to form a semiconductor oxide layer; and
removing the semiconductor oxide layer.
0. 18. A method for forming a semiconductor device, comprising:
patterning a substrate to form a plurality of trenches;
partially filling the plurality of trenches with a dielectric material, resulting in a plurality of semiconductor mesas interposed by at least one of the plurality of trenches, wherein each of the plurality of semiconductor mesas is formed to have a top portion having sidewalls of a first slope and a bottom portion having sidewalls of a second slope, wherein each of the plurality of trenches has a top portion sidewall of a first slope and a bottom portion sidewall of a second slope, and wherein the first slope is different from the second slope; and
forming a plurality of gate electrodes on the substrate, each being in contact with a top surface and sidewalls of at least one of the plurality of semiconductor mesas.
0. 19. The method of
forming a hard mask layer on the substrate;
patterning the hard mask layer to form a plurality of openings; and
etching the substrate through the plurality of openings of the hard mask layer to form the plurality of trenches.
0. 21. The microelectronic product of claim 20 wherein the first slope ranges from about 90 degrees to about 85 degrees.
0. 22. The microelectronic product of claim 20 wherein the second slope ranges from about 60 degrees to about 85 degrees.
0. 23. The microelectronic product of claim 20 wherein the plurality of mesas have at least two pre-selected crystal orientations, the at least two pre-selected crystal orientations being selected from the group consisting of crystal orientations (100), (110), and (111).
0. 24. The microelectronic product of claim 20 wherein the bottom mesa has a thickness ranging from 200 nm to 1,000 nm.
0. 25. The microelectronic product of claim 20 wherein the top mesa has a thickness ranging from 10 nm to 100 nm.
0. 26. The microelectronic product of claim 20 wherein a thickness of one sidewall to another sidewall of the top mesa ranges from 5 nm to 100 nm.
0. 27. The microelectronic product of claim 20 wherein the dielectric material comprises an oxide formed by high density plasma CVD (HDP-CVD).
0. 28. The microelectronic product of claim 20 wherein the dielectric material comprises a material selected from the group consisting of fluorinated silicate glass (FSG), low dielectric constant (K) materials, and combinations thereof.
0. 29. The microelectronic product of claim 20 wherein gate dielectric material comprises a high-k gate dielectric material.
0. 30. The microelectronic product of claim 29 wherein the high-k gate dielectric material comprises metal oxide.
0. 31. The microelectronic product of claim 29 wherein the high-k gate dielectric material comprises HfO2, ZrO2, HfSiON, HfSix, HfSixNy, HfAlO2, or NiSix.
0. 32. The microelectronic product of claim 29 wherein the high-k gate dielectric material is formed by Atomic Layer Deposition (ALD).
0. 33. The microelectronic product of claim 20 wherein the plurality of multi-gate features comprises a metal gate electrode.
0. 34. The microelectronic product of claim 33 wherein the metal gate electrode comprises titanium nitride, ruthenium, copper, or tungsten.
0. 35. The microelectronic product of claim 33 wherein the metal gate electrode comprises nickel silicide.
0. 36. The microelectronic product of claim 33 wherein the metal gate electrode comprises metal formed by Atomic Layer Deposition (ALD).
|
Notice: More than one reissue application has been filed for the reissue of U.S. Pat. No. 7,381,649. The reissue applications are application Ser. Nos. 12/792,373 and 13/372,622 (the present application), which is a divisional reissue of U.S. Pat. No. 7,381,649.
As the semiconductor industry has progressed into nanometer technology nodes in pursuit of higher device density, higher performance, and lower cost, challenges from both fabrication and design issues have resulted in the development of new three dimensional designs, such as the Fin-like field effect transistor (FinFET). However, the fabrication and design of such devices, including FinFET devices, raises issues such as compatibility with planar transistor fabrication, degradation of carrier mobility, and reliability.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The present disclosure relates generally to a microelectronic device and, more specifically, to a microelectronic device having a multiple-gate structure and a method for its fabrication.
It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact.
Referring to
Referring to
The substrate 210 may comprise an isolation feature to separate different devices formed on the substrate. The isolation feature may comprise different structure and can be formed using different processing technologies. For example, the isolation feature may comprise a dielectric isolation such as local oxidation of silicon (LOCOS), shallow trench isolation (STI), junction isolation, field isolation, and/or other suitable isolation structures.
The hard mask layer 230 may include silicon nitride, silicon oxynitride, silicon carbide, and/or other suitable dielectric materials and may be formed using a method such as chemical vapor deposition (CVD), physical vapor deposition (PVD), or atomic layer deposition (ALD). The semiconductor device 200 may further include a pad layer 220 positioned between the hard mask layer 230 and the substrate 210, as shown in
In step 120 and with additional reference to
Referring to
As mentioned before, the substrate 210 may have a single-crystal structure and the substrate surface may have a crystal orientation such as (100), (110), or (111). The substrate 210 may be positioned such that the sidewalls of the top semiconductor mesa 212 may have one pre-selected crystal orientation or at least two pre-selected crystal orientations. In one example, the substrate surface, along with the surface of the top semiconductor mesa 212, may have a crystal orientation (100). Furthermore, the sidewalls 242 of the top semiconductor mesa 212 and the sidewalls associated with the first outline may each have a crystal orientation (100). In another embodiment, the substrate surface, along with the surface of the top semiconductor mesa 212, may have a first crystal orientation. The sidewalls 242 of the top semiconductor mesa 212 may have a second crystal orientation. The sidewalls of the top semiconductor mesa 212 associated with the first outline may have a third crystal orientation.
The plurality of shallow trenches 240, the top semiconductor mesas 212, and the bottom semiconductor mesas 214 may be formed by a suitable process such as etching the substrate under the patterned hard mask layer. The etching process may be selective etching such that only the substrate may be removed while the patterned hard mask layer remains. For example, if the substrate 210 comprises silicon while the hard mask layer 230 comprises silicon nitride (and the pad layer 220 comprises silicon oxide), the etchant may have a higher etching rate to silicon oxide and relatively lower etching rate to the hard mask layer (and the pad layer). The openings of the hard mask layer are transferred to the semiconductor substrate to form the plurality of shallow trenches 240. A suitable etching process may include wet etching, dry etching, RIE, and/or combinations thereof. A suitable etching process may comprise various sub-steps to form two-slope shallow trenches 240 and the semiconductor mesas. For example, a dry etching process may be applied and followed by a wet etching process used to form a two-slope trench structure. As an example of a silicon substrate etch, the dry etching may include HBr, Cl2, SF6, O2, Ar, and/or He; the wet etching may include HF—HNO3—H2O, and/or KOH.
Referring to
Referring to
In another embodiment, a different STI structure may be fulfilled using a method described below in place of steps 140 and 150, with reference to
Referring to
With reference to
Referring to
Referring to FIGS. 1 and 10-12, the method 100 proceeds to step 170 in which a multiple-gate stack may be formed around the top semiconductor mesa 212. A gate dielectric layer 262 may be formed around the top semiconductor mesa 212. As shown in
A gate electrode layer 270 may be formed over the gate dielectric layer 262 to substantially fill the trenches 240 and may extend above the top semiconductor mesa 212, as shown in
The gate dielectric layer 262 and the gate electrode layer 270 are then patterned to form a plurality of gate stacks using a process similar to the patterning and etching processing described in steps 120 and 130. One exemplary method for patterning the gate dielectric and electrode layers is described below. Referring to
With reference to
In one example, the S/D regions may comprise a source drain extension (SDE, light doped drain, or LDD) structure and a heavy doped source and drain features. The S/D regions may comprise various doping profiles and may be formed by a plurality of ion implant processes. The first ion implantation process may have a lower doping concentration ranging from about 1013 to about 5×1014 ion/cm2. The dimension of the first ion implantation may be extended to and aligned with the sidewall of the gate electrode and gate dielectric. The second ion implantation process may have a higher doping concentration ranging from about 1015 to about 5×1015 ion/cm2. The dimension of the second ion implantation may be offset from the sidewall of the gate electrode by a gate spacer. The S/D regions may comprise a double diffused drain (DDD) structure that provides a high breakdown voltage where the heavy doped regions encompass the SDE regions. An additional doping profile may be implemented to form a halo structure proximate to the SDE ends having the same type dopant of the substrate and formed using a process such as an angled ion implantation process.
Silicide features 274 may be formed on the gate electrode 272 and may also be formed on the S/D regions (not shown). The silicide features may comprise nickel silicide, cobalt silicide, tungsten silicide, tantalum silicide, titanium silicide, platinum silicide, erbium silicide, palladium silicide, and/or combinations thereof. The metal silicide may be formed by CVD, PVD, or ALD. In another example, metal silicide may be formed by a silicidation processing, referred to as self-aligned silicide (salicide). The salicide processing may include metal deposition, annealing, and removal of unreacted metal processes. The silicide features may be formed after forming spacer features.
Spacer features may be formed on the semiconductor device 200. For example, spacer features 290 may be formed and disposed on the sidewalls of the gate electrode 272 and extended to the surfaces of the STI features 250 and the semiconductor mesa 212. The spacer features 290 may include a dielectric material such as silicon nitride (SiN), silicon oxynitride (SiON), and/or silicon oxide (SiO2). The spacer features 290 may be formed by depositing the dielectric material using CVD, ALD, PVD, and/or other processing methods, and then anisotropically etching back using a method such as dry etching. The spacer features may have a multiple-layer structure such as one layer of silicon oxide and one layer silicon nitride. In one example, the SDE regions may be formed before the formation of the spacer features and the heavily doped S/D regions may be formed thereafter such that the heavy doped S/D regions are offset from the SDE region by the spacer features 290. Other spacer features may be formed, such as spacer features 292 formed on the sidewalls of the semiconductor mesa 212 and extended to the surfaces of the STI features 250.
The doped channel, source, and drain in the semiconductor device 200 may be formed by various doping processes such as ion implantation and may comprise P-type dopants and N-type dopants. The N-type dopants are employed to form a channel doping profile for a P-type metal-oxide-semiconductor field effect transistor (PMOSFET or PMOS) or source/drain doping profiles for an N-type metal-oxide-semiconductor field effect transistor (NMOSFET or NMOS). The N-type dopants may include phosphorus, arsenic, and/or other materials. P-type dopants are employed to form a channel doping profile for an NMOS or source/drain doping profiles for a PMOS. The P-type dopants may include boron, boron fluoride, indium, and/or other materials. Subsequent diffusion, annealing, and/or electrical activation processes may be employed after the impurity is implanted.
Furthermore, the S/D regions may comprise semiconducfor materials different from those of the substrate. For example, the semiconductor mesa may comprise silicon while the source/drain may comprise silicon germanium. Alternatively, the semiconductor mesa may comprise silicon germanium while the source/drain may comprise silicon. The S/D regions may be in a single crystal structure formed by a process such as selective epitaxy growth (SEG), and other suitable methods.
Referring to
The integrated circuit 300 also includes interconnects 330 extending through dielectric layers 340 to ones of the plurality of planar MOS devices 310 and the plurality of FinFET devices 320. The dielectric layers 340 may comprise silicon oxide, fluoride-doped silicate glass (FSG), low dielectric-constant (K) material, and/or other materials, and may be formed by CVD, PVD, spin-on coating, and/or other suitable methods. The dielectric layers 340 may each have a thickness ranging between about 100 nm and about 1000 nm, although the dielectric layers 340 are not limited by the scope of the present disclosure to particular thicknesses.
The interconnects 330 may comprise multilayer interconnects having contact features and via features 332 for vertical interconnections and metal lines 334 for horizontal interconnections. The contact/via features 332 and metal lines 334 may be employed to interconnect ones of the plurality of planar devices 310 and the plurality of FinFET devices 320, and/or to connect ones of the plurality of planar devices 310 and FinFET devices 320 to other devices integral to or discrete from the integrated circuit 300. The multilayer interconnects may comprise aluminum-based, tungsten-based, copper-based materials, or combinations thereof. For example, copper-based multilayer interconnect may comprise copper, copper alloy, titanium, titanium nitride, tantalum, tantalum nitride, tungsten, polysilicon, metal silicide, or combinations. The copper-based multilayer interconnect may be formed using a dual damascene process.
The integrated circuit 300 may further comprise shallow trench isolation (STI) features formed in the substrate interposed between the planar devices 310 and between the FinFET devices 320. The STI features formed between the planar devices 310 may have the plurality of trenches substantially filled to a first depth. The STI features formed between the FinFET devices 320 may each have a trench partially filled to a second depth, resulting a recess and a semiconductor mesa. The second depth is less than the first depth. The semiconductor mesa interposed between shallow trench recesses provides a fin-like feature to form a FinFET transistor. The semiconductor mesa may have a thickness ranging from about 10 nm to about 100 nm and a width ranging from about 5 nm to about 100 nm. Alternatively, the integrated circuit 300 may comprise shallow trench isolation features having multiple depths to accommodate various devices. For example, a peripheral circuit may comprise the planar devices 310 with the STI feature having the first depth while a core circuit may comprise the FinFET devices 320 with the STI feature having a second depth. Alternatively, the sidewall of the shallow trench may have a round corner. The shallow trench may have two portions of the sidewall, a top portion of the sidewall having a first slope and a bottom portion thereof having a second slope. For example, the top portion of the shallow trenches may be substantially vertical and the bottom portion may have an angle ranging from about 60 degrees to about 85 degrees.
The integrated circuit 300 includes a substrate 305. The substrate 305 may be substantially similar to the substrate 210 in composition and configuration. The substrate 305 may have a single-crystal structure and the substrate surface may have a proper crystal orientation including (100), (110), or (111). The substrate 305 may be further positioned such that the sidewalls of the semiconductor mesa may have one pre-selected crystal orientation, or at least two pre-selected crystal orientations. In one example, the substrate surface, along with the surface of the top semiconductor mesa 212, may have a crystal orientation (100). Furthermore, the sidewalls of the semiconductor mesa parallel with the channel from source to drain and the sidewalls perpendicular to the channel may each have a crystal orientation (100). In another embodiment, the substrate surface, along with the surface of the semiconductor mesa, may have a first crystal orientation. The sidewalls of the top semiconductor mesa parallel with the channel may have a second crystal orientation. The sidewalls perpendicular to the channel may have a third crystal orientation. The integrated circuit 300 may have an enhanced performance including carrier mobility through optimized crystal orientation and configuration.
The substrate 305 may comprise an elementary semiconductor such as silicon, germanium, and diamond. The substrate may also comprise a compound semiconductor such as silicon carbide, gallium arsenic, indium arsenide, and indium phosphide. The substrate may comprise an alloy semiconductor such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide, and gallium indium phosphide. The substrate may include an epitaxial layer. For example, the substrate may have an epitaxial layer overlying a bulk semiconductor. Further, the substrate may be strained for performance enhancement. For example, the epitaxial layer may comprise a semiconductor material different from those of the bulk semiconductor such as a layer of silicon germanium overlying a bulk silicon, or a layer of silicon overlying a bulk silicon germanium formed by a process including SEG. Furthermore, the substrate may comprise a SOI structure. For examples, the substrate may include a buried oxide layer.
The planar devices 310 and the FinFET devices 320 may each comprise a source and a drain, a gate electrode, a gate dielectric, and silicide features. The gate dielectric may include silicon oxide, silicon oxynitride, a high k material, and/or combinations thereof. The gate dielectric may comprise silicate such as HfSiO4, HfSiON, HfSiN, ZrSiO4, ZrSiON, and ZrSiN. The gate dielectric may include metal oxide such as Al2O3, ZrO2, HFO2, Y2O3, La2O3, TiO2, and Ta2O5. HY2fSiON, HFSiN, ZrSiO4, ZrSiON, and ZrSiN. The gate dielectric may be formed by thermal oxide, ALD, CVD, PVD, and/or other suitable processing.
The planar devices 310 may comprise a gate electrode 312 and the FinFET devices may comprise a gate electrode 322 as illustrated in
A contact layer such as a silicide may be formed for reduced contact resistance and improved performance. The contact layer may comprise a metal silicide such as nickel silicide, cobalt silicide, tungsten silicide, tantalum silicide, titanium silicide, platinum silicide, erbium silicide, palladium silicide, or combinations thereof. In one example, silicide may be formed by a silicidation processing, referred to as self-aligned silicide (salicide).
The integrated circuit 300 may further comprise a contact etch stop layer (CESL or ESL) disposed over the planar devices 310 and the FinFET devices 320. The contact etch stop layers may comprise a material having a high resistance to contact etching processing, and so may protect the underlying silicide during the contact etch processing. The material of the contact etch stop layers may be selected based on an insulator material to be etched during the contact etch processing and an etchant to be used. For example, the contact etch stop layer may comprise silicon nitride, silicon oxynitride, silicon carbide, silicon oxide, and/or combinations thereof. In some embodiments, the contact etch stop layer may have a pre-designed stress such as a stress ranging from about 200 Mpa to about 2 Gpa. The contact etch stop layer may have a localized stress pattern. For example, the contact etch stop layer may have a tensile stress in one region such as an N-type MOS region and a compressive stress in another region such as a P-type MOS region. The stress of the contact etch stop layer may be tuned using parameters including processing temperature, composition, and impurities.
The integrated circuit 300 may comprise a variety of electric devices. These electric devices may include, but are not limited to, passive components such as resistors, capacitors, and inductors, active components such as metal-oxide-semiconductor field effect transistors (MOSFETs), bipolar transistors, high voltage transistors, high frequency transistors, memory cells, or combinations thereof. These electric devices comprises multiple-gate MOSFETs such as FinFETs and may further comprise planar MOSFETs, as illustrated in
Thus the present disclosure provides a method for forming a semiconductor device. The method comprises forming a hard mask layer on a semiconductor substrate; patterning the hard mask layer to form a plurality of openings; etching the substrate through the plurality of openings of the hard mask layer to form a plurality of trenches separating a plurality of semiconductor mesas; partially filling the plurality of trenches with a dielectric material; removing the hard mask layer; and forming a plurality of multiple-gate features, each multiple-gate feature being in contact with a top surface and sidewalls of at least one of the plurality of semiconductor mesas.
The method may further comprise performing a thermal oxidizing process on the plurality of semiconductor mesas to form a semiconductor oxide layer; and removing the semiconductor oxide layer to narrow the plurality of semiconductor mesas before forming the plurality of multiple-gate features on the substrate. Each of the plurality of semiconductor mesas may be formed to have a top portion having sidewalls of a first slope and a bottom portion having sidewalls of a second slope, and wherein each of the plurality of trenches is formed to have a top trench portion having a sidewall of the first slope and a bottom trench portion having a sidewall of the second slope. The first slope may range from about 90 degrees to about 85 degrees. The second slope may range from about 60 degrees to about 85 degrees. The partially filling the plurality of trenches may comprise substantially filling the plurality of bottom trench portions. Alternatively, the partially filling the plurality of trenches may comprise substantially filling the plurality of both top and bottom trench portions to form a first group of shallow trench isolation (STI) features and a second group of STI features; forming a photoresist layer patterned to cover the first group of STI features; and recessing the second group of STI features such that the second group of STI features are substantially within the bottom trench portions. The recessing may comprise a reactive ion etching (RIE) process. The partially filling the plurality of trenches may comprise utilizing a high density plasma chemical vapor deposition (HDP-CVD) process. The dielectric material may comprise a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, fluorinated silicate glass (FSG), low dielectric constant (K) materials, and combinations thereof. The etching the substrate through the plurality of openings of the hard mask layer may comprise using multiple processes. The multiple processes may comprise a method selected from the group consisting of dry etching, wet etching, and RIE. The forming a hard mask layer may comprise forming a silicon oxynitride layer. The method may further comprise forming a pad layer on the substrate before forming the hard mask layer. The pad layer may comprise silicon oxide formed by a thermal oxidation process.
Thus the present disclosure provides a method for forming a semiconductor device. The method comprises forming a hard mask layer on a semiconductor substrate; patterning the hard mask layer to form a plurality of openings; etching the substrate through the plurality of openings to form a plurality of trenches separating semiconductor mesas, wherein the semiconductor trenches are each defined by a top trench portion having a sidewall of a first slope and a bottom trench portion having a sidewall of a second slope; substantially filling the plurality of trenches to form shallow trench isolation (STI) features; forming a photoresist layer patterned to cover a first group of STI features in a first region and leave a second group of STI features in a second region uncovered; recessing the second group of STI features such that the second group of STI features are substantially within the bottom trench portions; removing the patterned hard mask layer; and forming a plurality of multiple-gate features on the substrate. The recessing may utilize a reactive ion etching process. The method may further comprise performing a thermal oxidizing process on the plurality of top semiconductor mesas in the second region to form a semiconductor oxide layer; and removing the semiconductor oxide layer.
The present disclosure provides a method for forming a semiconductor device. The device comprises patterning a substrate to form a plurality of trenches; partially filling the plurality of trenches with a dielectric material, resulting in a plurality of semiconductor mesas interposed by at least one of the plurality of trenches; and forming a plurality of gate electrodes on the substrate, each being in contact with a top surface and sidewalls of at least one of the plurality of semiconductor mesas. The patterning a substrate may comprise forming a hard mask layer on the substrate; patterning the hard mask layer to form a plurality of openings; and etching the substrate through the plurality of openings of the hard mask layer to form the plurality of trenches, wherein each trench has a top portion sidewall of a first slope and a bottom portion sidewall of a second slope.
The present disclosure also provides a semiconductor device. The semiconductor device comprises a first region in a substrate having a plurality of FinFET transistors interposed by a plurality of first shallow trench isolation (STI) features having a first depth; and a second region in the substrate having a plurality of planar transistors interposed by a plurality of second STI features having a second depth, wherein the second depth is greater than the first depth.
The plurality of FinFET transistors each may comprise a semiconductor mesa having multiple surfaces in contact with a gate dielectric. The multiple surfaces may have a pre-selected crystal orientation. The pre-selected crystal orientation may comprise a crystal orientation (100). The semiconductor mesa may have at least two pre-selected crystal orientations. The at least two pre-selected crystal orientations may be selected from the group consisting of crystal orientations (100), (110), and (111). The semiconductor mesa may have a thickness ranging from about 10 nm to about 100 nm. The semiconductor mesa may have a width ranging from about 5 nm to about 100 nm. The first STI features each may comprise a recess. The recess of at least one of the plurality of first STI features may comprise a sidewall with a rounded corner. The semiconductor device may further comprise a dielectric layer disposed over the plurality of FinFET transistors in the first region and the plurality of planar transistors in the second region. The dielectric layer may comprise a contact etch stop layer. The dielectric layer may have a thickness ranging from about 20 nm to about 200 nm. The dielectric layer may have a stress ranging from about 200 MPa to about 2000 MPa. The dielectric layer may comprise a plurality of tensile stress areas and a plurality of compressive stress areas. The plurality of tensile stress areas each may comprise an N-type FinFET transistor or an N-type planar transistor, and the plurality of compressive stress areas each may comprise a P-type FinFET transistor or a P-type planar transistor MOS transistor. The dielectric layer may be disposed on the multiple surfaces of the semiconductor mesa. The plurality of FinFET transistors and the plurality of planar transistors each may have a source feature and a drain feature formed on the substrate. The source and drain features may comprise a raised structure. The plurality of FinFET transistors and the plurality of planar transistors each may include silicide features disposed on the gate electrode and the source and drain features.
Although embodiments of the present disclosure have been described in detail, those skilled in the art should understand that they may make various changes, substitutions and alterations herein without departing from the spirit and scope of the present disclosure. Accordingly, all such changes, substitutions and alterations are intended to be included within the scope of the present disclosure as defined in the following claims. In the claims, means-plus-function clauses are intended to cover the structures described herein as performing the recited function and not only structural equivalents, but also equivalent structures.
Yang, Fu-Liang, Chen, Hung-Wei, Liu, Sheng-Da, Wu, Ping-Kun, Wang, Chao-Hsiung, Zhong, Tang-Xuan, Chang, Chang-Yu
Patent | Priority | Assignee | Title |
10002947, | Jan 05 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs with vertical fins and methods for forming the same |
9472470, | Dec 09 2014 | GLOBALFOUNDRIES U S INC | Methods of forming FinFET with wide unmerged source drain EPI |
9634122, | Mar 12 2014 | Taiwan Semiconductor Manufacturing Co., Ltd. | Device boost by quasi-FinFET |
RE45944, | Jul 29 2005 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure for a multiple-gate FET device and a method for its fabrication |
Patent | Priority | Assignee | Title |
6642090, | Jun 03 2002 | GLOBALFOUNDRIES U S INC | Fin FET devices from bulk semiconductor and method for forming |
6706571, | Oct 22 2002 | GLOBALFOUNDRIES U S INC | Method for forming multiple structures in a semiconductor device |
6858478, | Aug 23 2002 | Intel Corporation | Tri-gate devices and methods of fabrication |
6903967, | May 22 2003 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Memory with charge storage locations and adjacent gate structures |
6933215, | Jun 29 2001 | Atmel Corporation | Process for doping a semiconductor body |
7190050, | Jul 01 2005 | SYNOPSYS INC | Integrated circuit on corrugated substrate |
7247887, | Jul 01 2005 | SYNOPSYS INC | Segmented channel MOS transistor |
7250346, | Jun 23 2003 | SAMSUNG ELECTRONICS CO , LTD | Dual gate oxide structure in semiconductor device and method thereof |
7265008, | Jul 01 2005 | Synopsys, Inc | Method of IC production using corrugated substrate |
7279774, | Feb 13 2004 | Samsung Electronics Co., Ltd. | Bulk substrates in FinFETs with trench insulation surrounding FIN pairs having FINs separated by recess hole shallower than trench |
7508031, | Jul 01 2005 | Synopsys, Inc. | Enhanced segmented channel MOS transistor with narrowed base regions |
7528465, | Jul 01 2005 | Synopsys, Inc. | Integrated circuit on corrugated substrate |
7564105, | Apr 24 2004 | Taiwan Semiconductor Manufacturing Co., Ltd. | Quasi-plannar and FinFET-like transistors on bulk silicon |
7605449, | Jul 01 2005 | Synopsys, Inc. | Enhanced segmented channel MOS transistor with high-permittivity dielectric isolation material |
20020132422, | |||
20030207579, | |||
20040036127, | |||
20040038540, | |||
20050035391, | |||
20050130433, | |||
20050148152, | |||
20050153490, | |||
20050224800, | |||
20050239254, | |||
20050280104, | |||
20060166504, | |||
20060246730, | |||
20070015368, | |||
20070120156, | |||
20070122953, | |||
20070122954, | |||
20070128782, | |||
20070132053, | |||
20080290470, | |||
20080296632, | |||
20090181477, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 14 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 21 2019 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 30 2017 | 4 years fee payment window open |
Mar 30 2018 | 6 months grace period start (w surcharge) |
Sep 30 2018 | patent expiry (for year 4) |
Sep 30 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 30 2021 | 8 years fee payment window open |
Mar 30 2022 | 6 months grace period start (w surcharge) |
Sep 30 2022 | patent expiry (for year 8) |
Sep 30 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 30 2025 | 12 years fee payment window open |
Mar 30 2026 | 6 months grace period start (w surcharge) |
Sep 30 2026 | patent expiry (for year 12) |
Sep 30 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |