A system for overlay offset measurement in semiconductor manufacturing including a radiation source, a detector, and a calculation unit. The radiation source is operable to irradiate an overlay offset measurement target. The detector is operable to detect a first reflectivity and a second reflectivity of the irradiated overlay offset measurement target. The calculation unit is operable to determine an overlay offset using the detected first and second reflectivity by determining a predetermined overlay offset amount which provides an actual offset of zero.
|
1. A system for overlay offset measurement in semiconductor manufacturing, comprising:
a radiation source, wherein the radiation source is operable to irradiate an overlay offset measurement target;
a detector, wherein the detector is operable to detect a first reflectivity and a second reflectivity of the irradiated overlay offset measurement target; and
a calculation unit, wherein the calculation unit is operable to determine an overlay offset using the detected first and second reflectivity by determining a predetermined overlay offset amount which provides an actual offset of zero.
17. A computer readable medium comprising non-transitory computer-readable instructions to determine an overlay offset measurement in semiconductor manufacturing, the computer-readable instructions comprising instructions to perform the steps to:
receive a first reflectivity measurement;
receive a second reflectivity measurement;
receive a third reflectivity measurement, wherein each of the first, second and third reflectivity measurements are measurements taken at a single wavelength of radiation of features on a first and second layer of a semiconductor substrate having different predetermined offsets; and
calculate an overlay offset for the first layer and the second layer by determining a greatest reflectivity.
9. An apparatus comprising a non-transitory computer-readable medium encoded with a computer program that, when executed performs the steps of:
receiving a first reflectivity measurement at a single irradiated wavelength;
receiving a second reflectivity measurement at the single irradiated wavelength;
generating a reflectivity profile which has a first axis of reflectivity at the single wavelength and a second axis of predetermined overlay offset, wherein the generating the reflectivity profile includes:
plotting the first reflectivity measurement;
generating a first line fitted to the plotted first reflectivity measurement;
plotting the second reflectivity measurement; and
generating a second line fitted to the plotted second reflectivity measurement; and
calculating an overlay offset for a first layer of a semiconductor wafer and a second layer of a semiconductor wafer from the reflectivity profile.
2. The system of
3. The system of
4. The system of
5. The system of
plotting the first reflectivity;
generating a first line fitted to the plotted first reflectivity;
plotting the second reflectivity; and
generating a second line fitted to the plotted second reflectivity.
6. The system of
7. The system of
8. The system of
10. The apparatus of
11. The apparatus of
12. The apparatus of
13. The apparatus of
receiving a third reflectivity measurement, wherein the third reflectivity measurement is associated with a fifth feature located on the first layer and a sixth feature located on the second layer, wherein the generating the reflectivity profile further includes plotting the third reflectivity measurement, and wherein the generating the first line includes fitting the first line to the plotted third reflectivity measurement.
14. The apparatus of
15. The apparatus of
16. The apparatus of
18. The non-transitory computer readable medium of
generate a reflectivity profile which has a first axis including reflectivity at the single wavelength and a second axis including predetermined overlay offset, wherein the generating the reflectivity profile includes:
plotting the first reflectivity measurement;
plotting the third reflectivity measurement;
generating a first line fitted to the plotted first reflectivity measurement and the third reflectivity measurement; and
plotting the second reflectivity measurement; and
generating a second line fitted to the plotted second reflectivity measurement.
19. The non-transitory computer readable medium of
20. The non-transitory computer readable medium of
0. 21. The system of claim 1, wherein:
the detector is operable to detect a third reflectivity of the irradiated overlay offset measurement target; and
the calculation unit is operable to determine the overlay offset using the detected first, second, and third reflectivity by determining a predetermined overlay offset amount which provides an actual offset of zero.
0. 22. The apparatus of claim 9, wherein generating the reflectivity profile further includes:
plotting the first reflectivity measurement;
plotting the second reflectivity measurement; and
wherein the first line is fitted to the plotted first reflectivity measurement and the second line is fitted to the plotted second reflectivity measurement.
0. 23. The non-transitory computer readable medium of claim 18, wherein generating the reflectivity profile further includes:
plotting the first reflectivity measurement;
plotting the third reflectivity measurement;
plotting the second reflectivity measurement; and
wherein the first line is fitted to the plotted first reflectivity measurement and third reflective measurement; and
wherein the second line is fitted to the plotted second reflectivity measurement.
|
This application is a divisional of U.S. patent application Ser. No. 11/686,078, filed Mar. 14, 2007, which is hereby incorporated by reference in its entirety.
The present disclosure relates generally to semiconductor fabrication, and more particularly, to the measurement of overlay offset of a plurality of layers of a semiconductor substrate.
Semiconductor devices are fabricated by creating a sequence of patterned and un-patterned layers where the features on patterned layers are spatially related to one another. Thus during fabrication, each patterned layer must be aligned with a previous patterned layer, and as such, the overlay between a first layer and a second layer must be taken into account. The overlay is the relative position between two or more layers of a semiconductor substrate such as, for example, a wafer. As semiconductor processes evolve to provide for smaller critical dimensions, and devices reduce in size and increase in complexity including number of layers, the alignment precision between layers becomes increasingly more important to the quality, reliability, and yield of the devices. The alignment precision is measured as overlay offset, or the distance and direction a layer is offset from precise alignment with a previous layer. Misalignment of layers can cause performance issues and even potentially causing a device to fail due to, for example, a short caused by a misaligned interconnect layer. Therefore, it is necessary to measure the overlay offset between layers during processing to allow for possible correction.
Alignment and alignment measurement techniques are known in the art such as, for example, the use of box-in-box alignment targets. However, many of these techniques are unable to perform to the accuracy which may be required for state-of-the-art processing. Other techniques such as, for example, scatterometry may have increased accuracy, but require substantial, complicated modeling, making the techniques cumbersome and time-consuming. Many techniques also require sizeable targets that occupy substantial space on the wafer and as such may take away potentially valuable wafer space. Overlay measurement techniques known in the art also may be disadvantageous as they may include sensitivity to the uniformity of the layers present on the substrate.
Accordingly, it would be desirable to provide for improved overlay offset measurement.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The present disclosure relates generally to the fabrication of semiconductor devices, and more particularly, to measuring overlay offset of a plurality of layers of a wafer. It is understood, however, that specific embodiments are provided as examples to teach the broader inventive concept, and one of ordinary skill in the art can easily apply the teaching of the present disclosure to other methods or apparatus. Also, it is understood that the methods and apparatus discussed in the present disclosure include some conventional structures and/or processes. Since these structures and processes are well known in the art, they will only be discussed in a general level of detail. Furthermore, reference numbers are repeated throughout the drawings for sake of convenience and example, and such repetition does not indicate any required combination of features or steps throughout the drawings.
Referring to
Referring now to
Referring now to
Referring now to
Although three embodiments of overlay offset measurement target designs are illustrated, numerous other embodiments are possible including variations in target size, cell size, predetermined overlay offsets, and/or cell configuration. In an embodiment, illustrated in
In an embodiment, illustrated in
In an embodiment, illustrated in
Referring now to
Referring now to
The method 400 proceeds with the semiconductor fabrication process including step 404 where the first layer, including the overlay offset measurement target features located on the first layer, is fabricated.
The method 400 then proceeds to the processing of the second layer including step 406 where photoresist is deposited and a mask for the second layer is exposed. In an embodiment, this allows the fabrication of a feature formed of photoresist (PR) on the second layer of the wafer such as, for example, the feature 106a and/or 106b, described above with reference to
The method 400 then continues to step 410, where the wafer is irradiated by a radiation source. The wafer may be irradiated at the location of the overlay offset measurement target.
The reflectivity from the irradiated wafer is detected and measured in step 412. This process of irradiation and detection of reflectivity may be repeated for each cell of a multiple cell overlay offset measurement target such as, for example, an overlay offset measurement target provided using the target designs 202, 204, and/or 206, described above in reference to
To determine the reflectivity profile, a plot is made of the predetermined overlay offset of a cell and the reflectivity detected from that cell. This is done for the predetermined overlay offsets in both directions (e.g. positive value overlay offsets and negative value overlay offsets as designated above). A pair of lines are fit to the plotted points. The reflectivity may decrease with an increased actual overlay offset. The actual overlay offset includes the sum of the process-induced overlay offset and the predetermined overlay offset. The reflectivity may also decrease approximately equivalently for the increase of actual overlay offset in either offset direction (e.g. positive value overlay offsets and negative value overlay offsets). As such, symmetrical lines may be fit to the plotted points.
The method 400 then proceeds to step 414 where the process-induced overlay offset is determined. The intersection of the lines comprising the reflectivity profile produced in step 412 is determined. The intersection may designate the predetermined overlay offset that yields an actual overlay offset of approximately zero. The intersection may be at the point of highest reflectivity on the reflectivity profile. By subtracting the predetermined overlay offset from the actual overlay offset, the process-induced overlay offset can be determined.
In an embodiment of the method 400, a reflectivity profile 500 (
During production-level semiconductor processing, typically the process-induced overlay offset may not be zero thus, and the point of highest reflectivity on the reflectivity profile may occur at a predetermined overlay offset other than zero.
In another embodiment, the reflectivity profile 600 (
The embodiments illustrated in
The method 400 then continues to 416 where the process-induced overlay offset is evaluated to determine if it is acceptable to continue to process the wafer. If the process-induced overlay offset is acceptable, the wafer continues to step 418 where the processing of the wafer continues, as known in the art. If the process-induced overlay offset is unacceptable, the method 400 continues to step 420 where the wafer is reworked, for example, the photoresist of layer two removed and the second layer mask realigned. The method 400 the proceeds to step 406 as described above.
It should be noted that the method 400 may includes steps required or desired in semiconductor processing that are not illustrated but known to one in the art. Additionally, the method 400 is but one embodiment of the use of radiation in determining the process-induced overlay offset of a wafer. The method 400 may be adapted to provide measurement of overlay offset elsewhere in the lithography process, and/or elsewhere in the semiconductor fabrication process, including, for example, in aligning a layer prior to exposing a mask for the layer, and/or measuring the overlay offset of a layer after completing the fabrication of the layer.
Although only a few exemplary embodiments of this invention have been described in detail above, those skilled in the art will readily appreciate that many modifications are possible in the exemplary embodiments without materially departing from the novel teachings and advantages of this disclosure.
In one embodiment, a method of semiconductor manufacturing is provided. An overlay offset measurement target including a first feature on a first layer and a second feature on a second layer is formed. The first feature and the second feature have a predetermined overlay offset. The overlay target is irradiated. The reflectivity from the irradiated target is determined. An overlay offset for the first layer and the second layer is calculated using the determined reflectivity.
In another embodiment, a system for overlay offset measurement in semiconductor manufacturing is provided. A radiation source is provided. The radiation source is operable to irradiate an overlay offset measurement target. A detector is provided. The detector is operable to detect reflectivity of the irradiated overlay offset measurement target. A calculation unit is provided. The calculation unit is operable to determine an overlay offset using the detected reflectivity.
In another embodiment, a system for overlay offset measurement in semiconductor manufacturing is provided. A radiation source for irradiating an overlay offset measurement target is provided. A detector for detecting reflectivity of the irradiated overlay offset measurement target is provided. A calculation unit for determining an overlay offset using the detected reflectivity is provided.
In another embodiment, an overlay offset measurement target is provided. The target includes a first feature and a second feature. The first feature and the second feature have a first predetermined overlay offset. The target includes a third feature and a fourth feature. The third feature and the fourth feature have a second predetermined overlay offset. The first predetermined overlay offset is different than the second predetermined overlay offset.
Ke, Chih-Ming, Gau, Tsai-Sheng, Huang, Te-Chih
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6710876, | |||
6937337, | Nov 19 2003 | GLOBALFOUNDRIES Inc | Overlay target and measurement method using reference and sub-grids |
6970255, | Apr 23 2003 | Nanometrics Incorporated | Encoder measurement based on layer thickness |
6982793, | Apr 04 2002 | ONTO INNOVATION INC | Method and apparatus for using an alignment target with designed in offset |
6985229, | May 30 2002 | Bell Semiconductor, LLC | Overlay metrology using scatterometry profiling |
6992764, | Sep 30 2002 | ONTO INNOVATION INC | Measuring an alignment target with a single polarization state |
7042569, | Feb 12 2001 | Tokyo Electron Limited | Overlay alignment metrology using diffraction gratings |
7112813, | Sep 20 2002 | ASML NETHERLANDS B V | Device inspection method and apparatus using an asymmetric marker |
7230704, | Jun 06 2003 | Tokyo Electron Limited | Diffracting, aperiodic targets for overlay metrology and method to detect gross overlay |
7230705, | Apr 04 2002 | Nanometrics Incorporated | Alignment target with designed in offset |
7280212, | Feb 22 2003 | KLA-Tencor Technologies Corporation | Apparatus and methods for detecting overlay errors using scatterometry |
7289214, | Nov 23 2004 | n&k Technology, Inc. | System and method for measuring overlay alignment using diffraction gratings |
7330042, | Mar 26 2003 | Nikon Corporation | Substrate inspection system, substrate inspection method, and substrate inspection apparatus |
7532317, | Dec 30 2004 | ONTO INNOVATION INC | Scatterometry method with characteristic signatures matching |
7561282, | Mar 27 2006 | KLA-Tencor Technologies Corporation | Techniques for determining overlay and critical dimension using a single metrology tool |
20020158193, | |||
20040004726, | |||
20040229471, | |||
20040257571, | |||
20050018190, | |||
20050072945, | |||
20050105092, | |||
20060050283, | |||
20060117293, | |||
20060146347, | |||
20070021860, | |||
20070100529, | |||
20070233305, | |||
20080018897, | |||
20080029913, | |||
20090116014, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 14 2014 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 31 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 01 2024 | REM: Maintenance Fee Reminder Mailed. |
Jun 17 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Mar 22 2019 | 4 years fee payment window open |
Sep 22 2019 | 6 months grace period start (w surcharge) |
Mar 22 2020 | patent expiry (for year 4) |
Mar 22 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 22 2023 | 8 years fee payment window open |
Sep 22 2023 | 6 months grace period start (w surcharge) |
Mar 22 2024 | patent expiry (for year 8) |
Mar 22 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 22 2027 | 12 years fee payment window open |
Sep 22 2027 | 6 months grace period start (w surcharge) |
Mar 22 2028 | patent expiry (for year 12) |
Mar 22 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |