An integrated power combiner is disclosed. The power combiner includes a first circular geometry primary winding having one or more inductive elements, such as an active winding with one or more driver stages. A circular geometry secondary winding is disposed adjacent to the first primary winding, such as an active winding with one or more driver stages. A second circular geometry primary winding is disposed adjacent to the secondary winding and has one or more inductive elements. One or more connections are provided between one or more of the inductive elements of the first circular geometry primary winding and one or more of the inductive elements of the second circular geometry primary winding.
|
1. An oscillator comprising:
a first primary winding for operating configured for operation at a first frequency;
a secondary winding disposed adjacent to the first primary winding;
a second primary winding disposed adjacent to the secondary winding and for operating configured for operation at a second frequency; and
one or more connections between the first primary winding and the second primary winding, each of the one or more connections attach attached to the first primary winding at a position on the first primary winding where a voltage waveform of a fundamental frequency is will be at a minimum.
3. An oscillator comprising:
a first primary winding for operating configured for operation at a first frequency;
a secondary winding disposed adjacent to the first primary winding;
a second primary winding disposed adjacent to the secondary winding and for operating configured for operation at a second frequency; and
one or more connections between the first primary winding and the second primary winding, including a first connection and a second connection each located at a position on the first primary winding such that the first connection and the second connection are each symmetrically distant from a point where a voltage waveform of a fundamental frequency of oscillation is will be at or near a minimum magnitude.
12. An oscillator comprising:
a first distributed active transformer for operating configured for operation at a first frequency;
a second distributed active transformer for operating configured for operation at a second frequency; and
the second distributed active transformer encircles the first distributed active transformer, and the first frequency is different from the second frequency, the second distributed active transformer is connected to the first distributed active transformer at a plurality of connection points, the connection points are located symmetrically distant from a point where an amplitude of a fundamental frequency signal on each of the first distributed active transformer and the second distributed active transformer is will be the same.
14. An oscillator comprising:
a first primary winding configured for operation at a first frequency;
a secondary winding;
a second primary winding configured for operation at a second frequency;
one or more connections between the first primary winding and the second primary winding;
one or more push-pull amplifiers coupled in series with the first primary winding;
one or more push-pull amplifiers coupled in series with the second primary winding; and
one or more connections between the first primary winding and the second primary winding, such that a phase of a signal at a connection point on the first primary winding is will be the same as a phase of a signal at a connection point on the second primary winding, and the connection points are located where an amplitude of a fundamental frequency signal is will be at a minimum, the connection points are located symmetrically distant from a point where an amplitude of the fundamental frequency signal on each of the first primary winding and the secondary winding is will be the same, but and where a phase of the fundamental frequency signal of the first primary winding is will be opposite a phase of the fundamental frequency signal of the second primary winding.
2. The oscillator of
4. The oscillator of
5. The oscillator of
two or more amplifiers coupled to the first primary winding; and
the location of each of the first connection and the second connection on the first primary winding is at one of the two or more amplifiers.
6. The oscillator of
two or more amplifiers coupled to the second primary winding; and
the location of each of the first connection and the second connection on the second primary winding is at one of the two or more amplifiers.
7. The oscillator of
two or more amplifiers coupled to the first primary winding;
two or more amplifiers coupled to the second primary winding;
the location of each of the first connection and the second connection on the first primary winding and the second primary winding is at one of the two or more amplifiers; and
a phase of a voltage waveform of a fundamental frequency of oscillation of the first primary winding and the second primary winding is will be substantially the same at each of the first connection and the second connection, respectively.
8. The oscillator of
a plurality of connections;
the location of each of the plurality of connections on the first primary winding and the second primary winding is at one of the two or more amplifiers; and
a phase of a voltage waveform of a fundamental frequency of oscillation of the first primary winding and the second primary winding is will be substantially the same at each of the plurality of connections.
9. The oscillator of
one or more first amplifiers, each having outputs connected to the first primary;
one or more second amplifiers, each having outputs connected to the second primary; and
the one or more connections each conducts are configured to conduct dc current from one or more first amplifier to one or more second amplifier.
10. The oscillator of
11. The oscillator of
13. The oscillator of
15. The oscillator of
16. The oscillator of
17. The oscillator of
18. The oscillator of
|
This application is a continuation application of U.S. Ser. No. 12/839,184, filed Jul. 19, 2010, entitled Multi-Primary Distributed Active Transformer Amplifier Power Supply and Control, now U.S. Pat. No. 7,915.960, which is a continuation application of U.S. Ser. No. 12/345,281, filed Dec. 29, 2008, entitled Multi-Primary Distributed Active Transformer Amplifier Power Supply and Control, now U.S. Pat. No. 7,760,025, which is a continuation application of U.S. Ser. No. 10/975,316, filed Oct. 28, 2004, entitled Multi-Primary Distributed Active Transformer Amplifier Power Supply and Control, now U.S. Pat. No. 7,471,153, and is related to U.S. Ser. No. 10/975,161, now U.S. Pat. No. 7,095,283, and is related to U.S. Ser. No. 10/975,230, abandoned, and claims priority to U.S. Provisional Application Ser. No. 60/515,075, filed Oct. 28, 2003, all of which are incorporated herein by reference for all purposes.
An integrated power amplifier is disclosed. In particular, a distributed active transformer is disclosed for integrated power amplifiers with fully integrated single-band or multi-band integrated power amplifiers.
Distributed active transformers (DATs) are known in the art. In particular, U.S. Pat. No. 6,737,948 discloses a circular geometry power amplifier architecture that uses distributed active transformers in a loop configuration to amplify an input signal. Although the DAT of U.S. Pat. No. 6,737,948 provides many useful and novel features, additional useful and novel features are provided herein for use with DATs or in other suitable applications.
In accordance with the present invention, a system and method for DAT power supply and control are provided that overcome problems with DAT power supply and control.
In particular, a system and method for DAT power supply and control are provided that accommodate dual primary windings.
In accordance with an exemplary embodiment of the present invention, an integrated power combiner suitable for implementing amplifiers and oscillators is disclosed. The power combiner includes a first circular geometry primary winding having one or more inductive elements, such as an active winding with one or more driver stages. A circular geometry secondary winding is disposed adjacent to the first primary winding, such as an active winding with one or more driver stages. A second circular geometry primary winding is disposed adjacent to the secondary winding and has one or more inductive elements. One or more connections are provided between one or more of the inductive elements of the first circular geometry primary winding and one or more of the inductive elements of the second circular geometry primary winding.
The present invention provides many important technical advantages. One important technical advantage of the present invention is a system and method for DAT power supply and control that allows dual primary windings to be used in a manner that minimizes losses due to phase differences between the primaries while allowing operation from a higher supply voltage, as well as other important technical advantages that will become apparent upon review of the specification and drawings.
Those skilled in the art will further appreciate the advantages and superior features of the invention together with other important aspects thereof on reading the detailed description that follows in conjunction with the drawings.
In the description that follows, like parts are marked throughout the specification and drawings with the same reference numerals, respectively. The drawing figures might not be to scale, and certain components can be shown in generalized or schematic form and identified by commercial designations in the interest of clarity and conciseness.
Furthermore, the amplifying entities 108 and 110 of the DAT can be n-type transistor devices, p-type transistor devices, or suitable combinations of both device polarities. The exemplary embodiments of
A further example of a distributed active transformer is disclosed in co-pending and commonly owned U.S. patent application Ser. No. 10/386,001, filed Mar. 11, 2003, which is hereby incorporated by reference for all purposes. Although secondary winding 106 is shown in
Primary 102 and primary 104 can be connected at the amplifying entities as shown, at or near the location where the outputs of the amplifying entities are connected to the DAT inductive elements. These connections may be direct or may include suitable intervening components such as inductors or active devices such as to control current through the connection or other suitable components. In this exemplary embodiment, the two primaries can be driven together with phase synchronization wherein the phases of the voltage waveforms at the drivers of both primaries 102 and 104 are substantially the same. As such, the power loss due to any phase difference between primaries 102 and 104 can be minimized or eliminated for all practical purposes, such that the electro-motive-force (EMF) generated by both primaries 102 and 104 adds constructively at all times and along all points of the primaries 102 and 104. In accordance with this exemplary embodiment, this topology can reduce the effect on the power efficiency of any asymmetry that may exist due to differences in components of DAT 100, such as differences in inductive elements, drivers, connections, or other suitable components. Such asymmetry can result in phase mismatch between primaries and thus reduce the power efficiency of the DAT over temperature and process variations. Furthermore, the connections between the two primaries can assist in equalizing the amplitude of the voltage that is produced on each primary, which may benefit by reducing the imbalance of voltage stresses on the various amplifying entities. Additionally, for some types of suitable amplifying entities, the dc voltage of the DAT primaries may be affected by the properties and asymmetries of the DAT. By using the connections between the two primaries, the dc voltage of the two primaries can be made equal to one another, providing stability to the dc voltage of each primary.
Furthermore, the common points of each amplifying entity connected to primary 202 are provided a dc supply, while the amplifying entities connected to primary 204 have their common points provided to a conductive path to ground. Connections are also made between the inductive elements of primaries 202 and 204 similar to those made in DAT 100 which can additionally be used to conduct dc current from amplifying entities 208 to amplifying entities 210. These connections can be made directly or through suitable intervening components which allow dc current to pass. For example, inductors can be used to allow dc current to pass, or control circuits can be employed in these paths to control the amount of the supply current that is allowed to pass through the amplifying entities.
DAT 200 can be used to operate from a supply voltage which is greater, such as two times the supply voltage, than that which would be possible for a DAT where each amplifying entity is connected across the entire supply. The mechanism for this benefit is demonstrated by the current paths, depicted as dashed lines 212a and 212b, from the supply to the ground through two representative amplifying entities 208d and 210d. As can be seen, the current which flows into amplifying entity 208d also flows through amplifying entity 210d before returning to ground. As such, the amplifying entities 208d and 210d share their dc supply currents in a series fashion. If amplifying entity 208d is suitably matched to amplifying entity 210d, the dc voltage drop for each amplifying entity for a given supply current can be made substantially equal. As a result, each amplifying entity will be subjected to substantially the same dc voltage as the other, which is approximately half of the voltage that the two together present to the supply. For example, if a 3.5V supply is applied, each amplifying entity can be subjected to a dc voltage of only 1.75V without placing additional components between the supply and the amplifying entities in order to reduce the voltage, which would typically result in a loss of dc power.
Although any type of power conversion device may be used, this method and configuration can be beneficial if the amplifying devices connected to primary 202 are composed primarily of p-type devices such as PMOS transistors or PNP bipolar transistors, and the amplifying entities connected to primary 204 are implemented primarily from n-type devices such as NMOS transistors or NPN bipolar transistors. For instance, the complementary amplifiers of
In one exemplary embodiment, the amplifying entities 208a through 208d and 210a through 210d can be arranged in a cross-differential amplifier configuration, such as that disclosed in co-pending and commonly owned U.S. patent application Ser. No. 10/385,777, filed Mar. 11, 2003, and which is hereby incorporated by reference for all purposes. This may be accomplished, for instance, by implementing amplifying entity 210a in a fashion where it effectively operates as two switches, implementing amplifying entity 208a in a fashion where it effectively operates as two switches, and supplying at least one additional inductor either in series with the dc supply connected to amplifying entity 208a, in series with the ground connected to amplifying entity 210a, or inductors in series with both connections. If this is done for the other three sets of amplifying entities, each amplifying entity may be similarly made to operate in cross-differential mode.
The connections 312 can improve the performance of the DAT by equalizing the dc voltages on the two primaries, by allowing current to be shared between them in a similar fashion as if connections were to be made at the amplifying elements' outputs, and in other manners. Furthermore, where any mismatch in the voltage stresses due to mismatch of the DAT primaries is tolerable, providing the connection near the virtual ground of the inductive elements can be preferable to providing connections at the output of the amplifying elements because of the reduction of ac losses, as the connection between virtual grounds results in very little ac current through the connection, whereas the method of equalizing the ac voltages on two DAT primaries by connecting the outputs of their amplifying entities together relies on and can result in ac current through the connection points. In addition, making connections between the two primaries is often more easily accomplished since the virtual ground points on a given primary are typically located away from the amplifying entities on the primary. Making this connection in an area that is not near the amplifying entities reduces the difficulty of routing conductors that carry signals and currents, due to the large number of signals and high currents that are typically routed to and from the amplifying entities.
Furthermore, the common point of each amplifying entity connected to primary 402 is provided with a dc supply, while the amplifying entities connected to primary 404 have their common points provided to a conductive path to ground. These connections can be made directly or through suitable intervening components which allow the current to pass. For instance, inductors can be used to allow dc current to pass, or control circuits can be employed in these paths to control the amount of the supply current that is allowed to pass through the amplifying entities.
A benefit of making the supply connections in this way is that the dc current consumed by the amplifying entities connected to primary 402 is shared with those connected to primary 404 in a similar fashion as DAT 200. The shared current in this case can conduct through the DAT primary inductive elements over the paths depicted by the dashed lines. If the amplifying entities are appropriately matched to one another, the dc voltage drop across each amplifying entity can be limited, such as to nearly half of what it would be if the entire supply were to be applied across each amplifying entity individually. As a result, a higher supply voltage can be utilized without undue losses of power which can result from other methods of reducing the dc voltage across the amplifying entities. Other suitable supply voltages can also or alternatively be applied in a similar manner, such as a positive and a negative supply voltage. Furthermore, other configurations of primaries may be employed such as that the relative placement of the two primaries 402 and 404 depicted in
Relative to the system and method utilized for DAT 200 wherein the connections are made at the outputs of the amplifying entities, this method and configuration of connecting at the virtual ground points can result in lower ac losses due to the typically lower levels of ac current which pass through the connection. It should be noted, though, that higher dc losses may result as the dc current between the various amplifying entities is conducted through the parasitic resistance of the DAT inductive elements. Furthermore, the connection may not provide the benefit of balancing the ac voltages on the two primaries at the fundamental frequency of operation. The exemplary amplifying entities of
This location of the connection points can help to achieve a trade-off between the relative advantages and disadvantages of forced synchronization such as is achieved using the connection points of DAT 100 and connection at the virtual ground locations as in DAT 300. There can be less dc power loss compared to a center connection as the dc current path is shorter. There can be more equalization of ac voltage stresses compared to connection at the center connection at the virtual grounds. Additionally, there can be less ac losses than a connection at the outputs of the amplifying entities near the ends of the inductive elements.
Furthermore, there can be more flexibility in the layout since the connections are not required to be exactly at the point at which a virtual ground exists. In the event that the advantages of a connection at the center near the virtual grounds is desired but becomes difficult due to other considerations, two connections located symmetrically equidistant from the virtual ground will typically be advantageous relative to a single off-center connection, which can result in undesirable imbalances and typically higher second harmonic generation.
Furthermore, the common points of each amplifying entity connected to primary 602 are provided to a dc supply, while the amplifying entities connected to primary 604 have their common points provided to a conductive path to ground. These connections may be made directly or through suitable intervening components which allow the current to pass. For instance, inductors can be used to allow dc current to pass, or control circuits can be employed in these paths to control the amount of the supply current that is allowed to pass through the amplifying entities.
The benefits of making the supply connections in this configuration include that the dc current consumed by the amplifying entities connected to primary 602 is shared with the amplifying entities connected to primary 604 in a similar fashion as DAT 200. The shared current in this case can conduct through the DAT primary inductive elements over the paths depicted by the dashed lines. If the amplifying entities are appropriately matched to one another, the dc voltage drop across each amplifying entity can be limited, such as to nearly half of what it would be if the entire supply were to be applied across each amplifying entity individually. As a result, a higher supply voltage can be utilized without undue losses of power which can result from other methods of reducing the dc voltage across the amplifying entities. Other suitable supply voltages can also or alternatively be applied in a similar manner, such as a positive and a negative supply voltage. Furthermore, other configurations of primaries may be employed such as that the relative placement of the two primaries 602 and 604 depicted in
Relative to the system and method utilized for DAT 200 wherein the connections are made at the outputs of the amplifying entities, this method and configuration of connecting at the virtual ground points can result in lower ac losses due to the typically lower levels of ac current which pass through the connection. It should be noted, though, that higher dc losses may result as the dc current between the various amplifying entities is conducted through the parasitic resistance of the DAT inductive elements. Furthermore, the connection may not provide the benefit of balancing the ac voltages on the two primaries at the fundamental frequency of operation. The exemplary amplifying entities of
One beneficial offset configuration is where the amplifying entities 708a through 708d are connected to primary 702 in proximity with the virtual grounds 712 near the centers of the inductive elements of primary 704. This configuration can also result in the amplifying entities 710a through 710d being connected to primary 704 in proximity with the virtual grounds 714 located near the centers of the inductive elements of primary 702. This connection can allow for advantageous connections between the virtual grounds and the amplifying entities, e.g., where the dc voltage of inductive element 702c is used to supply bias circuits connected to amplifying entity 710c. Because the connection point made to inductive element 702c is at its virtual ground, the connection can have minimal undesirable effects from ac currents induced in the connection, or from the coupling of ac voltage into the connection.
Aside from enabling useful connections to the DAT elements, locating the amplifying entities near the virtual grounds as shown in DAT 700 can also reduce capacitive coupling between the primaries and conductors carrying control and bias lines which may have to be routed to the amplifying entity across the inductive element. For instance, conductors for control connections to amplifying entity 708d may need to be routed to a circuit located in the center of DAT 700. By placing the virtual ground of inductive element 704c in proximity to amplifying entity 708c, the conductor for the signal can be routed through the virtual ground, greatly reducing the undesirable capacitive coupling between the conductor for control line and the inductive element.
DAT 800 also includes a dc supply voltage applied to the amplifying entities 808a through 808d, such as at the virtual ground points of the inductive elements 802 or through some other suitable inductor or conducting element. A conductive path to ground is provided for each of the amplifying entities 810a through 810d, such as directly, through a suitable inductor, or through another conductive path. Additionally, each amplifying entity 808a through 808d has its common node connected to or near to the virtual ground of the adjacent inductive element 804.
Implementing these dc connections in this manner can reduce the dc voltage applied to each of the amplifying entities by sharing the dc currents of amplifying entities 808a through 808d in series with the amplifying entities 810a through 810d along the path shown in dotted lines, so that each can be made to receive approximately half of the total supply voltage. Furthermore, the connections between amplifying elements 808a through 808d and inductive elements 804a through 804d can be made at the virtual grounds of the inductive elements, such that the connection can result in little additional ac losses or detrimental ac interference between primary 804 and amplifying entities 808a through 808d. Other suitable supply voltages can also or alternatively be applied in a similar manner, such as a positive and a negative supply voltage. Furthermore, other configurations of primaries may be employed such as that the relative placement of the two primaries 802 and 804 depicted in
This technique is particularly advantageous in cases wherein it is desirable to use only n-type devices such as NMOS transistors or NPN bipolar transistors, such as, for example, the amplifiers depicted in
Since n-type and p-type devices in any given technology or process can have differences in performance, architectures such as DAT 800 can be used to enable use of only one of the device types, which can be advantageous over architectures that are implemented using both types of devices. For example, in an exemplary sub-micron CMOS technology, NMOS transistors can have a higher cut-off frequency (fT) or higher channel conductivity than POS transistors, such that DAT 800 with NMOS transistors can achieve higher power efficiency or operate at a higher frequency than one employing both p-type and n-type devices. This architecture can be generalized to multiple levels of devices, which can be useful such as for using low voltage devices to make a power amplifier for a high voltage power supply or in other suitable applications.
DAT 900 also includes a dc supply voltage applied to the common points of amplifying entities 908a through 908d, such as directly, through a suitable inductor, or through another conductive path. A conductive path to or near to a virtual ground point on inductive elements 902a through 902d is provided for each of the amplifying entities 910a through 910d, such as directly, through a suitable inductor, or through another conductive path. Additionally, each inductive element 904a through 904d is connected to ground, such as at the virtual ground points near their centers. These ground connections may be direct, through a suitable inductor, or through another conducting path.
Implementing these dc connections in this manner can reduce the dc voltage applied to each of the amplifying entities by sharing the dc currents of amplifying entities 908a through 908d in series with the amplifying entities 910a through 910d along the path shown in dotted lines, so that each may be made to receive approximately half of the total supply voltage. Furthermore, the connections between amplifying elements 910a through 910d and inductive elements 902a through 902d can be made at the virtual grounds of the inductive elements, such that the connection can result in little additional ac losses or detrimental ac interference between primary 902 and amplifying entities 910a through 910d. Other suitable supply voltages can also or alternatively be applied in a similar manner, such as a positive and a negative supply voltage. Furthermore, other configurations of primaries may be employed such as that the relative placement of the two primaries 902 and 904 depicted in
Furthermore, using amplifying entities with p-type devices, such as those shown in
Alternatively, if operation at the same frequency is desired but at two different power levels, a larger DAT may be designed which may be the optimal size for that frequency to operate at the power level for which efficiency is deemed more critical. Inside of this DAT, a smaller less-optimized DAT may be placed to enable operation at the second power level with little or no increase in circuit area.
Likewise, this configuration can be expanded to encompass multiple DATs operating at different frequencies and power levels, as well as using side-by-side DATs or other suitable configurations. While the individual DATs of DAT 1000 can operate individually (one at a time), this structure can also be used to allow DAT 1002 and DAT 1004 to operate simultaneously, such as at multiple frequencies, resulting in a concurrent power amplifier.
Driver circuits 1106 and 1108 provide input signals to amplifiers 1100 and 1102 respectively. These driver circuits share their dc supply currents in series in a manner similar to amplifiers 1100 and 1102, through transistor 1110. If the driver circuits and their loads are appropriately matched to each other, the dc voltage drop across each supply connection can approximately equal the dc voltage drop across the supply terminals of the other. Furthermore, by sharing their currents in series, the total current provided from the supply 1105 to the driver circuits can be substantially less than if the two drivers take current from the supply separately in parallel current paths. Although
A gate signal 1112 can be applied to transistor 1110 so as to control the total dc voltage to which the supply terminals of drivers 1106 and 1108 are subjected. Transistor 1110 can control the supplies of both driver circuits simultaneously by appropriately restricting the current path between the driver circuits, thereby dropping varying amounts of voltage across its terminals. The driver circuits can utilize the remainder of the supply voltage 1105, each having approximately half of that part of supply voltage 1105 which transistor 1110 and any other intervening circuitry is not dropping. A control voltage 1114 or other suitable control circuit can be used to control the gate voltage 1112 to regulate the supply voltages available to driver circuits 1106 and 1108, such as to reduce sensitivity to changes or variation of supply voltage 1105, to compensate for changes in temperature, or for other suitable purposes.
In order to further stabilize the voltages applied to the supply terminals of the drivers, capacitors 1116 and 1118 can be connected across the supply terminals of driver circuits 1106 and 1108 respectively. These capacitors can reduce time-varying supply variations which occur too fast for the transistor 1110 and its control circuit to compensate. Furthermore, these capacitors can reduce interference from amplifiers 1100 and 1102 by reducing the amount of ac voltage induced in the driver supplies at the frequency of the amplifier's operation and at harmonic frequencies.
In one exemplary embodiment, appropriate control signals are provided to gate 1112 so as to regulate the driver circuit's supply voltages, to implement transistor 1110 as an n-type transistor such as an NMOS device, and to supply the gate signal with a fixed voltage relative to ground. In this manner, transistor 1110 can act as a source follower device, and so will tend to regulate the voltage at node 1119 relative to ground, which is the dc supply voltage applied to driver circuit 1108. If the driver circuit 1106 is appropriately matched to driver circuit 1108, the supply voltage dropped by driver circuit 1106 may be approximately the same as the supply voltage used by driver circuit 1108 and so the dc supply voltage applied to driver circuit 1106 is similarly regulated.
This ac voltage ripple can cause problems in the supply circuits for drivers 1306 and 1308 if precautions are not taken. Consider the waveforms depicted in
Furthermore, capacitors 1318 and 1320 can be placed across the supply terminals of drivers 1306 and 1308 respectively. In addition to supply filtering effects that these capacitors may provide, capacitors 1318 and 1320 can also temporarily source the current to drivers 1306 and 1308 during times when rectifying device 1312 is reverse biased so that the driver currents cannot be taken from supply 1309. Thus, capacitors 1318 and 1320 can accumulate and store charge during times when rectifying device 1312 is forward biased, to be used as driver supply current during the times when the rectifying device 1312 is reverse biased.
To reduce the driver supply voltage which may result, more than one rectifying device may be placed in series between driver supply nodes 1414 and 1416. Furthermore, switches 1424 can be used so that by closing the appropriate switch or switches, one or more rectifying devices may be bypassed. When this is done, the supply voltages applied to the drivers will typically increase due to the reduced number of rectifier forward voltage drops since only the rectifying devices which are not bypassed drop this voltage during conduction. Thus by changing switch settings, the driver supply voltages may be changed in discrete steps. Furthermore, by monitoring the voltage on node 1416, a control circuit can be used to vary the number of bypassed rectifying devices so as to keep the voltage at node 1416 close to a desired level. By doing this, variations in driver supply voltages such as due to variations in supply voltage 1409 or variations in the amount of induced ac voltage on node 1422 can be compensated for.
One potential issue with reducing the output power by reducing the voltage at internal supply node 1604 is that the driver circuits may have insufficient supply voltage to function correctly at some lower range of power levels. By way of example, if drivers 1606 and 1608 were to require at least 1V across each of their supply nodes to function correctly, the drivers would be unable to function with less than 2V on node 1604. To reduce this effect, an auxiliary supply path 1620 can be implemented which can be activated to provide supply current to driver circuit 1608 directly from supply 1603, in certain situations such as when the voltage at node 1604 is insufficient to adequately supply drivers 1606 and 1608.
Auxiliary path 1620 consists of NMOS transistor 1622 to which an appropriate gate voltage 1624 is applied so as to regulate the supply voltage 1612 of driver circuit 1608 during times when the auxiliary path is active. In this manner, transistor 1622 can act as a source follower device, and can regulate the voltage at node 1612 relative to ground. If the auxiliary path is inactive, the voltage can be set to a sufficiently low voltage to turn transistor 1622 completely off. Alternatively, the gate voltage 1624 can be set so that the auxiliary path will regulate to a voltage on node 1612 which is less than the voltage produced by the series-supply path when there is sufficient voltage for that path to be correctly functioning. In this case, transistor 1622 can reduce its current or even turn off completely when the series-supply path is active without any change in gate voltage 1624 being necessary, such as by reducing the gate-source voltage on transistor 1622 when the node 1612 is at the higher voltage produced by the series-supply circuit.
The drains of cascode transistors 1908 and 1914 form the outputs 1940 of the amplifiers which may be connected to an appropriate DAT such as in, for example,
Although exemplary embodiments of a system and method of the present invention have been described in detail herein, those skilled in the art will also recognize that various substitutions and modifications can be made to the systems and methods without departing from the scope and spirit of the appended claims.
Carr, Frank, Bohn, Florian, Hajimiri, Seyed-Ali, Aoki, Ichiro, Wu, Hui, Mellati, Afshin, Magoon, Rahul, Kee, Scott D., Kral, Alexander, McClymont, Donald
Patent | Priority | Assignee | Title |
10008989, | Dec 30 2014 | Skyworks Solutions, Inc | Transmit-receive isolation in a transformer-based radio frequency power amplifier |
10103695, | Dec 30 2014 | Skyworks Solutions, Inc | Integrated CMOS transmit/receive switch in a radio frequency device |
10135405, | Dec 30 2014 | Skyworks Solutions, Inc | Dynamic tuning of a transformer-based radio frequency power amplifier |
10148233, | Dec 30 2014 | Skyworks Solutions, Inc | Transmit-receive isolation in a transformer-based radio frequency power amplifier |
10181828, | Jun 29 2016 | Skyworks Solutions, Inc | Active cross-band isolation for a transformer-based power amplifier |
10547278, | Jun 29 2016 | Active cross-band isolation for a transformer-based power amplifier | |
10581388, | Dec 30 2014 | Skyworks Solutions, Inc. | Integrated CMOS transmit/receive switch in a radio frequency device |
Patent | Priority | Assignee | Title |
3652947, | |||
3919660, | |||
4075572, | Jan 06 1977 | WARNER LAMBERT COMPANY A CORP OF DE | Isolation amplifier having improved fidelity |
4514707, | Jun 15 1982 | General Dynamics Decision Systems, Inc | Dielectric resonator controlled planar IMPATT diode oscillator |
4768222, | Nov 22 1984 | Control and surveillance system for prepayment public telephone apparatus | |
4994755, | May 22 1989 | Micron Technology, Inc | Active balun |
4994760, | Feb 14 1985 | Signal One Corporation | Apparatus and method for combining output signals from parallelly coupled power field effect transistors in high frequency amplifiers |
5781071, | Dec 17 1994 | Sony Corporation | Transformers and amplifiers |
6556089, | Jan 22 1999 | Analog Devices, Inc | Electronic circuitry |
6577219, | Jun 29 2001 | Koninklijke Philips Electronics N.V. | Multiple-interleaved integrated circuit transformer |
6587050, | Jul 24 2001 | Eaton Corporation | Oscillator activated continuity testing switch |
6707367, | Jul 23 2002 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | On-chip multiple tap transformer and inductor |
6711190, | Jun 29 2001 | Koninklijke Philips Electronics N.V.; Koninklijke Philips Electronics N V | Laser transmitter bias circuit |
6798305, | Nov 14 2001 | Nibon Dempa Kogyo Co., Ltd.; Masayoshi, Aikawa | High frequency oscillator using transmission line resonator |
6816012, | Oct 10 2000 | California Institute of Technology | Distributed circular geometry power amplifier architecture |
6856199, | Oct 10 2000 | Intel Corporation | Reconfigurable distributed active transformers |
6940355, | Oct 18 2002 | California Institute of Technology | Circular geometry oscillators |
6982605, | May 01 2003 | Apple Inc | Transformer coupled oscillator and method |
7129784, | Oct 28 2004 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Multilevel power amplifier architecture using multi-tap transformer |
7236060, | May 11 2000 | Analog Devices, Inc | Electronic pulse generator and oscillator |
7915992, | Jun 25 2009 | General Electric Company | Planar, high voltage embedded transformer for analog and digital data transmission |
20030135422, | |||
20030169113, | |||
20030184369, | |||
GB2126816, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 12 2013 | Axiom Microdevices, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 14 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 14 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 12 2019 | 4 years fee payment window open |
Oct 12 2019 | 6 months grace period start (w surcharge) |
Apr 12 2020 | patent expiry (for year 4) |
Apr 12 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 12 2023 | 8 years fee payment window open |
Oct 12 2023 | 6 months grace period start (w surcharge) |
Apr 12 2024 | patent expiry (for year 8) |
Apr 12 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 12 2027 | 12 years fee payment window open |
Oct 12 2027 | 6 months grace period start (w surcharge) |
Apr 12 2028 | patent expiry (for year 12) |
Apr 12 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |