An integrated circuit includes a first current source. A second current source is electrically coupled with the first current source via a conductive line. A switch circuit is coupled between the first current source and the second current source. A first circuit is coupled between a first node and a second node. The first node is disposed between the first current source and the switch circuit. The second node is coupled with the first current source. The first circuit is configured for substantially equalizing voltages on the first node and the second node. A second circuit is coupled between a third node and a fourth node. The third node is disposed between the second current source and the switch circuit. The fourth node is disposed coupled with the second current source. The second circuit is configured for substantially equalizing voltages on the third node and the fourth node.
|
0. 18. A circuit comprising:
a first current source having a first node and a second node;
a second current source having a third node and a fourth node;
a switch circuit coupled between the first node and the third node;
a first circuit coupled with the first node and the second node and configured to equalize voltages on the first node and the second node;
a second circuit coupled with the third node and the fourth node and configured to equalize voltages on the third node and the fourth node;
an adjustable resistance circuit coupled between the first circuit and the second circuit; and
a controller configured to adjust a current flowing through the first current source and the second current source by adjusting a resistance of the adjustable resistance circuit.
12. A method of operating a charge pump circuit of a phase-locked system, the method comprising:
substantially equalizing voltages on a first node and a second node, wherein the first node is disposed between a first current source and a switch circuit of the charge pump circuit, and the second node is coupled with the first current source;
substantially equalizing voltages on a third node and a fourth node, wherein the third node is disposed between the switch circuit and a second current source of the charge pump circuit, and the fourth node is coupled with the second current source; and
adjusting a resistance of an adjustable resistance circuit disposed between the first second node and the third fourth node so as to adjust a charge pump current flowing through the first current source and the second current source.
8. An integrated circuit comprising:
a first current source;
a second current source;
a switch circuit coupled between the first current source and the second current source, wherein a first node is between the first current source and the switch circuit, and a second node is between the second current source and the switch circuit;
a first transistor coupled with the first current source, wherein a third node is disposed between the first transistor and the first current source;
a first amplifier coupled between the first node and the third node;
a second transistor coupled with the second current source, wherein a fourth node is disposed between the second transistor and the second current source;
a second amplifier coupled between the second node and the fourth node
a third current source;
a comparator coupled between the second current source and the third current source;
a controller coupled with an output end of the comparator; and
an adjustable resistance circuit coupled with the controller, the adjustable resistance circuit being disposed between the first transistor and the second transistor.
1. An integrated circuit comprising:
a first current source;
a second current source electrically coupled with the first current source via a conductive line;
a switch circuit coupled between the first current source and the second current source;
a first circuit coupled between a first node and a second node, the first node being disposed between the first current source and the switch circuit, the second node being coupled with the first current source, wherein the first circuit is configured for substantially equalizing voltages on the first node and the second node;
a second circuit coupled between a third node and a fourth node, the third node being disposed between the second current source and the switch circuit, the fourth node being coupled with the second current source, wherein the second circuit is configured for substantially equalizing voltages on the third node and the fourth node;
a third current source;
a comparator coupled between the second current source and the third current source;
a controller coupled with an output end of the comparator; and
an adjustable resistance circuit coupled with the controller, the adjustable resistance circuit being disposed between the first circuit and the second circuit.
2. The integrated circuit of
the first current source includes a first transistor and a second transistor;
the second current source includes a third transistor and a fourth transistor;
the first circuit is disposed between drains of the first and second transistors, wherein the first circuit is configured for substantially equalizing voltages on the drains of the first and second transistors; and
the second circuit is disposed between drains of the third and fourth transistors, wherein the second circuit is configured for substantially equalizing voltages on the drains of the third and fourth transistors.
3. The integrated circuit of
a first amplifier coupled between the drains of the first and second transistors; and
a fifth transistor having a gate coupled with an output end of the first amplifier.
4. The integrated circuit of
a second amplifier coupled between the drains of the third and fourth transistors; and
a sixth transistor having a gate coupled with an output end of the second amplifier.
5. The integrated circuit of
6. The integrated circuit of
7. The integrated circuit of
9. The integrated circuit of
10. The integrated circuit of
11. The integrated circuit of
13. The method of
detecting the voltages on the first node and the second node; and
adjusting the voltage on the second node so as to substantially equalize the voltages on the first node and the second node.
14. The method of
15. The method of
detecting the voltages on the third node and the fourth node; and
adjusting the voltage on the fourth node so as to substantially equalize the voltages on the third node and the fourth node.
16. The method of
17. The method of
comparing the charge pump current with a predetermined current so as to generate an output signal; and
responding to the output signal, adjusting the resistance of the adjustable resistance circuit such that the charge pump current is substantially equal to the predetermined current.
|
The present application is a reissue of U.S. patent application Ser. No. 12/706,886, filed Feb. 17, 2010, now U.S. Pat. No. 8,183,913, issued May 22, 2012, the content of which is hereby incorporated by reference herein in its entirety.
The present disclosure relates generally to the field of semiconductor circuits, and more particularly, to integrated circuits including a charge pump circuit and operating methods thereof.
Phase-locked loops (PLLs) are widely used in electronic designs such as radios, television receivers, video apparatuses, satellite broadcasts, and instrumentation systems. PLLs are electronic circuits with a voltage-controlled oscillator (VCO) or a current-controlled oscillator (CCO) that is constantly driven to match the frequency of an input signal.
The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the numbers and dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
A PLL circuit includes a charge pump circuit. The charge pump circuit is disposed between a phase frequency detector (PFD) and a voltage-controlled oscillator (VCO). The charge pump circuit receives signals from the PFD to charge or discharge a capacitor that is disposed on a node between the charge pump circuit and the VCO. A current supplied to charge the capacitor is referred to as an up current. Another current supplied to discharge the capacitor is referred to a down current. By adjusting the up current and the down current, the operation of the PLL circuit can be locked.
The applicants found that the voltage on the output end of the charge pump circuit may shift up and down. The variation of the output voltage may result from channel-length modulation of the transistors. The applicants also found that the process of forming the transistors may cause transistor mismatch. Due to the transistor mismatch and/or the channel-length modulation, when the operation of the PLL circuit is locked, the up current is different from the down current. The difference between the up and down currents can result in reference spur, static phase error, and/or jitter at an output end of the PLL circuit.
Based on the foregoing, integrated circuits including a charge pump circuit and operating methods thereof are desired.
It is understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may include embodiments in which the features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact. In addition, spatially relative terms, for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “below,” “up,” “down,” “top,” “bottom,” etc. as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) are used for ease of the present disclosure of one features relationship to another feature. The spatially relative terms are intended to cover different orientations of the device including the features.
Embodiments of the present disclosure are directed to integrated circuits including a charge pump circuit and methods of operating the integrated circuit. By substantially equalizing the up current and the down current of the charge pump circuit, reference spur, static phase error, and/or jitter at an output end of the PLL circuit can be desirably reduced. Following are descriptions of exemplary embodiments regarding the integrated circuit and operating methods thereof. The scope of the present application is not limited thereto.
In some embodiments, the charge pump circuit 101 can include current sources 110 and 120. A switch circuit 130 can be electrically coupled between the current sources 110 and 120. The current sources 110 and 120 can be electrically coupled with each other via a conductive line 135. A circuit 140 can be disposed between nodes N1 and N3. A circuit 150 can be disposed between nodes N2 and N4. The node N1 can be disposed between the current source 110 and the switch circuit 130. The node N2 can be disposed between the current source 120 and the switch circuit 130. The nodes N3 and N4 can be coupled with the current source 110 and 120, respectively. The circuit 140 can be configured for substantially equalizing voltages on the nodes N1 and N3. The circuit 150 can be configured for substantially equalizing voltages on the nodes N2 and N4.
Referring to
Referring again to
Referring again to
Referring to
As noted, the circuit 240 is configured for substantially equalizing the voltages on the nodes N1 and N3. For example, the amplifier A1 can detect the voltages on the nodes N1 and N3. If the voltage on the node N1 is higher than that of the node N3, the amplifier A1 can output a signal to the transistor M5. The signal can control the transistor M5 for pulling up the voltage on the node N3 such that the voltage on the node N1 is substantially equal to the voltage on the node N3. If the voltage on the node N1 is lower than that of the node N3, the amplifier A1 can output a signal to the transistor M5. The signal can control the transistor M5 for pulling down the voltage on the node N3 such that the voltage on the node N1 is substantially equal to the voltage on the node N3.
As noted, the currents IDOWN and I1 flowing on the nodes N1 and N3, respectively, are substantially equal to currents flowing through the transistors M1 and M2, respectively. The currents IDOWN and I1 are related to the voltage drops VDs of the transistors M1 and M2, respectively. As noted, the sources of the transistors M1 and M2 are coupled to the same voltage source, e.g., VSS or ground. Since the circuit 240 substantially equalizes the voltages on the nodes N1 and N3, i.e., the drains of the transistors M1 and M2, respectively. The voltage drop Vis of the transistors M1 can be substantially equal to that of the transistor M2. The current IDOWN can be substantially equal to the current I1.
Referring to
As noted, the circuit 250 is configured for substantially equalizing the voltages on the nodes N2 and N4. For example, the amplifier A2 can detect the voltages on the nodes N2 and N4. If the voltage on the node N2 is higher than that of the node N4, the amplifier A2 can output a signal to the transistor M6. The signal can control the transistor M6 to pull up the voltage on the node N4 such that the voltage on the node N2 is substantially equal to the voltage on the node N4. If the voltage on the node N2 is lower than that of the node N4, the amplifier A2 can output a signal to the transistor M6. The signal can control the transistor M6 to pull down the voltage on the node N4 such that the voltage on the node N2 is substantially equal to the voltage on the node N4.
As noted, the currents IUP and I2 flowing on the nodes N2 and N4, respectively, are substantially equal to currents flowing through the transistors M3 and M4, respectively. The currents IUP and I2 are related to the voltage drops Vis of the transistors M3 and M4, respectively. As noted, the sources of the transistors M3 and M4 are coupled to the same voltage source, e.g., VDD. Since the circuit 240 substantially equalizes the voltages on the nodes N2 and N4, i.e., the drains of the transistors M3 and M4, respectively. The voltage drop VDS of the transistors M3 can be substantially equal to that of the transistor M4. The current IUP can be substantially equal to the current I2. Since the current I1 is substantially equal to the current I2, the current IUP can be substantially equal to the current IDOWN, too. In some embodiments, even if the voltage on the output end VOP of the charge pump circuit 201 may shift up or down, the current IUP can be substantially equal to the current IDOWN. By substantially equalizing the currents IUP and IDOWN, the reference spur, the static phase error, and/or jitter can be desirably reduced when the phase-locked system is locked. It is noted that the disposition, number, and/or type of the amplifiers and transistors of the circuits 240 and 250 are merely exemplary. One skilled in the art can modify them to achieve desired circuits.
As noted, the current IUP can be substantially equal to the current IDOWN. It is found that the currents IUP and IDOWN may be different from a predetermined current that is predetermined to charge or discharge the capacitor (not shown) coupled with the output end VOP of the charge pump circuit 201. The mismatch of the predetermined current and the currents IUP and IDOWN may resulting from the dimensions, e.g., length, of the transistors of the charge pump circuit 200. For example, the predetermined current is about 100 μA and the currents IUP and IDOWN can be about 80 μA. In some embodiments, adjusting the currents IUP and IDOWN to be substantially equal to the predetermined current is desired.
Referring again to
In some embodiments, the current source 220 can include a transistor M7. The transistor M7 can be, for example, a PMOS transistor. A source of the transistor M7 can be coupled with a voltage source, e.g., the voltage source VDD. A drain of the transistor M7 can be coupled with a resistor R1, which is coupled with another power source, e.g., the power source VSS. A gate of the transistor M7 can be coupled with the gates of the transistors M2 and M4. By applying the same voltage to gates of the transistors M2, M4, and M7, the current I2 flowing through the transistor M4 can be mirrored to the transistors M4 and M7 such that the current IUP is substantially equal to a charge pump current Ipump flows through the transistor M7.
Referring to
As noted, the current source 255 is configured to provide the predetermined current ISS. The comparator 260 can receive and compare the predetermined current ISS and the charge pump current Ipump so as to output an output signal to a controller 270. Corresponding to the output signal from the comparator 260, the controller 270 is configured to adjust the resistance of the adjustable resistance circuit RS.
For example, if the predetermined current ISS is larger than the charge pump current Ipump, the controller 270 can adjust the resistance of the adjustable resistance circuit RS to a lower resistance so as to increase the current I2 flowing through the transistor M4. Since the current I2 is increased, the charge pump current Ipump can be increased to a level that is substantially equal to the predetermined current ISS.
If the predetermined current ISS is smaller than the charge pump current Ipump, the controller 270 can adjust the resistance of the adjustable resistance circuit RS to a higher resistance so as to reduce the current I2 flowing through the transistor M4. Since the current I2 is decreased, the charge pump current Ipump can be decreased to a level that is substantially equal to the predetermined current ISS. By adjusting the resistance of the adjustable resistance circuit RS, the charge pump current Ipump can be substantially equal to the predetermined current ISS.
In embodiments, the system 400 including the integrated circuit 402 can provides an entire system in one IC, so-called system on a chip (SOC) or system on integrated circuit (SOIC) devices. These SOC devices may provide, for example, all of the circuitry needed to implement a radio system, a television, a video apparatus, a satellite broadcast system, an instrumentation system, a cell phone, personal data assistant (PDA), digital VCR, digital camcorder, digital camera, MP3 player, or the like in a single integrated circuit.
From the foregoing, in a first embodiment, an integrated circuit includes a first current source. A second current source is electrically coupled with the first current source via a conductive line. A switch circuit is coupled between the first current source and the second current source. A first circuit is coupled between a first node and a second node. The first node is disposed between the first current source and the switch circuit. The second node is coupled with the first current source. The first circuit is configured for substantially equalizing voltages on the first node and the second node. A second circuit is coupled between a third node and a fourth node. The third node is disposed between the second current source and the switch circuit. The fourth node is coupled with the second current source. The second circuit is configured for substantially equalizing voltages on the third node and the fourth node.
In a second embodiment, an integrated circuit includes a first current source and a second current source. A switch circuit is coupled between the first current source and the second current source. A first node is disposed between the first current source and the switch circuit. A second node is disposed between the second current source and the switch circuit. A first transistor is coupled with the first current. A third node is disposed between the first transistor and the first current source. A first amplifier is coupled between the first node and the third node. A second transistor is coupled with the second current source. A fourth node is between the second transistor and the second current source. A second amplifier is coupled between the second node and the fourth node.
In a third embodiment, a method of operating a charge pump circuit of a phase-locked system is provided. The method includes substantially equalizing voltages on a first node and a second node. The first node is disposed between a first current source and a switch circuit of the charge pump circuit. The second node is coupled with the first current source. The method further includes substantially equalizing voltages on a third node and a fourth node. The third node is disposed between the switch circuit and a second current source of the charge pump circuit. The fourth node is coupled with the second current source of the charge pump circuit.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Lin, Chih-Chang, Huang, Ming-Chieh, Chern, Chan-Hong, Yang, Tien-Chun, Swei, Steven
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6124755, | Sep 29 1997 | Intel Corporation | Method and apparatus for biasing a charge pump |
6603348, | Apr 18 2002 | International Business Machines Corporation | Center tap level control for current mode differential driver |
6853253, | Jan 03 2002 | Alcatel | Load pump with an extremely wide output voltage |
7256631, | Aug 02 2004 | Samsung Electronics Co., Ltd. | Charge pump with balanced and constant up and down currents |
7418071, | Mar 01 1999 | Round Rock Research, LLC | Method and apparatus for generating a phase dependent control signal |
7570105, | Oct 04 2007 | TAHOE RESEARCH, LTD | Variable current charge pump with modular switch circuit |
7812652, | Jan 16 2009 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Locked loops, bias generators, charge pumps and methods for generating control voltages |
20050195003, | |||
20050237092, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 21 2014 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 08 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 08 2024 | REM: Maintenance Fee Reminder Mailed. |
Jun 24 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 16 2019 | 4 years fee payment window open |
Feb 16 2020 | 6 months grace period start (w surcharge) |
Aug 16 2020 | patent expiry (for year 4) |
Aug 16 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 16 2023 | 8 years fee payment window open |
Feb 16 2024 | 6 months grace period start (w surcharge) |
Aug 16 2024 | patent expiry (for year 8) |
Aug 16 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 16 2027 | 12 years fee payment window open |
Feb 16 2028 | 6 months grace period start (w surcharge) |
Aug 16 2028 | patent expiry (for year 12) |
Aug 16 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |