A CMOS image sensor having two asps can reduce increasing design difficulty as arising from a pixel array becoming larger and larger. The image sensor includes a selection circuit for transmitting outputs of cds circuits through four divided buses to reduce parasitic loading and achieve high-speed operation. Then, the selecting circuit transmits red and blue pixels to a first asp, and transmits green pixels to a second asp, so as to relax the specification requirements of the asp.

Patent
   RE46224
Priority
Oct 02 2006
Filed
Jun 01 2012
Issued
Nov 29 2016
Expiry
Mar 05 2027
Assg.orig
Entity
Large
0
25
EXPIRED
0. 34. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of pixels;
a plurality of correlation double sampling (cds) circuits coupled to corresponding columns of the pixel array; and
a selection circuit comprising:
a plurality of input ends coupled to each cds circuit of the plurality of cds circuits respectively;
a first output end coupled to a first analog signal processor (asp);
a second output end coupled to a second analog signal processor (asp); and
a plurality of switches, comprising a plurality of switches each coupling between multiple cds circuits of the plurality of cds circuits and one of the first output end and the second output end.
0. 17. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits;
a switch circuit arranged on a side of the pixel array, comprising:
a first group of switches coupling a mth column of the pixel array to the mth cds circuit; and
a second group of switches coupling a (2n−1)th column of the pixel array to a 2nth cds circuit, and coupling the 2nth column of the pixel array to the (2n−1)th cds circuit;
wherein m and n are positive integers,
wherein the 2nth cds is coupled to a first asp which processes data of the first pixels and the second pixels, the (2n−1)th cds circuit is coupled to a second asp which processes data of the third pixels.
0. 25. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits;
a switch circuit arranged on a single side of the pixel array, comprising:
a first group of switches coupling a first set of columns of the pixel array to a first group of cds circuits of the plurality of cds circuits; and
a second group of switches coupling a second set of columns of the pixel array to a second group of cds circuits of the plurality of cds circuits, and coupling a third set of columns of the pixel array to a third group of cds circuits of the plurality of cds circuits;
wherein the first group of cds circuits are coupled to a first asp which processes data of the first pixels and the second pixels, and the second group of cds circuits are coupled to a second asp which processes data of the third pixels, and
wherein the switch circuit and the plurality of cds circuits are on a same single side of the pixel array.
8. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits, wherein the plurality of cds circuits comprises a first group of cds circuits coupled to a first analog signal processor (asp) which processes data of the first pixels and the second pixels, and a second group of cds circuits coupled to a second asp which processes data of the third pixels;
a switch circuit comprising:
a first group of switches coupling a 2n−1th (2n−1)th column of the pixel array to the n+1th (n+1)th cds circuit of the first group of cds circuit circuits and coupling the 2nth column of the pixel array to the n+1th (n+1)th cds circuit of the second group of cds circuit circuits; and
a second group of switches coupling a 2nth column of the pixel array to the nth cds circuit of the first group of cds circuit circuits and coupling the 2n−1th (2n−1)th column of the pixel array to the nth cds circuit of the second group of cds circuit circuits;
wherein n is a positive integer.
0. 14. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits, wherein the plurality of cds circuits comprises a first group of cds circuits coupled to a first analog signal processor (asp) which processes data of the first pixels and the second pixels, and a second group of cds circuits coupled to a second asp which processes data of the third pixels;
a switch circuit comprising:
a first group of switches coupling (n+1)th column of the pixel array to the nth cds circuit of the first group of cds circuits and coupling the nth column of the pixel array to the nth cds circuit of the second group of cds circuits; and
a second group of switches coupling a nth column of the pixel array to the nth cds circuit of the first group of cds circuits and coupling the (n+1)th column of the pixel array to the nth cds circuit of the second group of cds circuits;
wherein n is a positive integer and the plurality of cds circuits are on the same side of the pixel array.
7. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits;
an output circuit comprising a plurality of input ends coupled to each cds circuit respectively, a first output end, and a second output end;
a switch circuit comprising:
a first group of switches coupling a mth column of the pixel array to the mth cds circuit; and
a second group of switches coupling a 2n−1 (2n−1)th column of the pixel array to a 2nth cds circuit, and coupling the 2nth column of the pixel array to the 2n−1th (2n−1)th cds circuit;
wherein m and n are positive integers,
a first analog signal processor (asp) coupled to the first output end of the output circuit for processing data of die the first pixels and the second pixels; and
a second analog signal processor (asp) coupled to the second output end of the output circuit for processing data of the third pixels;
wherein the 2nth cds is coupled to the first asp via the output circuit, the 2n−1th (2n−1)th cds circuit is coupled to the second asp via the output circuit.
0. 30. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits coupled to corresponding columns of the pixel array; and
a selection circuit comprising:
a plurality of input ends coupled to each cds circuit of the plurality of cds circuits respectively;
a first output end;
a second output end;
a plurality of switches, comprising a first group of switches coupling a first group of cds circuits of the plurality of cds circuits to a first analog signal processor (asp), and a second group of switches coupling a second group cds circuits of the plurality of cds circuits to a second asp;
wherein the first asp is coupled to the first output end of the selection circuit for processing data of the plurality of first pixels and the plurality of second pixels; wherein the second asp is coupled to the second output end of the selection circuit for processing data of the plurality of third pixels, and
wherein the plurality of switches and the plurality of cds circuits are on a same single side of the pixel array.
0. 20. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits, wherein the plurality of cds circuits comprises a first group of cds circuits coupled to a first analog signal processor (asp) which processes data of the first pixels and the second pixels, and a second group of cds circuits coupled to a second asp which processes data of the third pixels;
a switch circuit, coupled between the pixel array and the plurality of cds circuits comprising:
a first group of switches coupling a first set of columns of the pixel array to a first set of cds circuits of the first group of cds circuits and coupling a second set of columns of the pixel array to a first set of cds circuits of the second group of cds circuits; and
a second group of switches coupling a third set of columns of the pixel array to a second set of cds circuits of the first group of cds circuits and coupling a fourth set of columns of the pixel array to a second set of cds circuits of the second group of cds circuits;
wherein the switch circuit and the plurality of cds circuits are on a same single side of the pixel array.
4. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits;
an output circuit comprising a plurality of input ends coupled to each cds circuit respectively, a first output end, and a second output end;
an auxiliary cds circuit;
a switch circuit comprising:
a first group of switches coupling an nth column of the pixel array to the nth cds circuit; and
a second group of switches coupling the first column of the pixel array to the auxiliary cds circuit, and coupling an n+1th) (n+1)th column of the pixel array to the nth cds circuit;
a first analog signal processor (asp) coupled to the first output end of the output circuit for processing data of the plurality of first pixels and the plurality of second pixels; and
a second analog signal processor (asp) coupled to the second output end of the output circuit for processing data of the plurality of third pixels;
wherein the auxiliary cds circuit is coupled between the switch circuit and the output circuit; wherein a 2n−1th (2n−1)th cds circuit is coupled to the first asp via the output circuit, the auxiliary cds circuit and a 2nth cds circuit are coupled to the second asp via the output circuit, and n is a positive integer.
0. 1. A complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising:
a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels;
a plurality of correlation double sampling (cds) circuits coupled to corresponding columns of the pixel array; and
a selection circuit comprising:
a plurality of input ends coupled to each cds circuit of the plurality of cds circuits respectively;
a first output end;
a second output end;
a first switch coupling a 4n−3th cds circuit to a first analog signal processor (asp);
a second switch coupling the 4n−3th cds circuit to a second asp;
a third switch coupling a 4n−2th cds circuit to the first asp;
a fourth switch coupling the 4n−2th cds circuit to the second asp;
a fifth switch coupling a 4n−1th cds circuit to the first asp;
a sixth switch coupling the 4n−1th cds circuit to the second asp;
a seventh switch coupling a 4nth cds circuit to the first asp; and
a eighth switch coupling the 4nth cds circuit and to the second asp;
wherein n is a positive integer;
wherein the first asp is coupled to the first output end of the selection circuit for processing data of the plurality of first pixels and the plurality of second pixels;
wherein the second asp is coupled to the second output end of the selection circuit for processing data of the plurality of third pixels.
0. 2. The CMOS image sensor of claim 1, wherein the plurality of cds circuits are coupled to a same side of each column of the pixel array respectively.
0. 3. The CMOS image sensor of claim 1, wherein the plurality of first pixels, the plurality of second pixels, and the plurality of third pixels are red pixel pixels, blue pixels, and green pixels respectively.
5. The CMOS image sensor of claim 4, wherein the plurality of cds circuits are coupled to a same side of each column of the pixel array respectively.
6. The CMOS image sensor of claim 4, wherein the plurality of first pixels, the plurality of second pixels, and the plurality of third pixels are red pixels, blue pixels, and green pixels respectively.
0. 9. The CMOS image sensor of claim 7, wherein the plurality of cds circuits are on the same side of the pixel array.
0. 10. The CMOS image sensor of claim 9, wherein the plurality of cds circuits are arranged as a single row.
0. 11. The CMOS image sensor of claim 8, wherein the plurality of cds circuits are on the same side of the pixel array.
0. 12. The CMOS image sensor of claim 11, wherein the first group of cds circuits are arranged as a first row, and the second group of cds circuits are arranged as a second row.
0. 13. The CMOS image sensor of claim 12, further including at least one divided data bus coupled between the plurality of cds circuits and the first and second asps.
0. 15. The CMOS image sensor of claim 14, wherein the first group of cds circuits are arranged as a first row, and the second group of cds circuits are arranged as a second row.
0. 16. The CMOS image sensor of claim 15, further including at least one divided data bus coupled between the plurality of cds circuits and the first and second asps.
0. 18. The CMOS image sensor of claim 17, wherein the plurality of cds circuits are on the side of the pixel array.
0. 19. The CMOS image sensor of claim 18, wherein the plurality of cds circuits are arranged as a single row.
0. 21. The CMOS image sensor of claim 20, wherein the first and second sets of columns of the pixel array are the fourth and third sets of columns of the pixel array, respectively.
0. 22. The CMOS image sensor of claim 20, wherein the plurality of cds circuits are arranged as a single row.
0. 23. The CMOS image sensor of claim 20, wherein the first group of cds circuits are arranged as a first row, and the second group of cds circuits are arranged as a second row.
0. 24. The CMOS image sensor of claim 20, further including at least one divided data bus coupled between the plurality of cds circuits and the first and second asps.
0. 26. The CMOS image sensor of claim 25, wherein the first set of columns of the pixel array include the second and third sets of columns of the pixel array, and the first group of cds circuits of the plurality of cds circuits include the second and third groups of cds circuits of the plurality of cds circuits.
0. 27. The CMOS image sensor of claim 25, wherein the plurality of cds circuits are arranged as a single row.
0. 28. The CMOS image sensor of claim 25, wherein the first group of cds circuits are arranged as a first row, and the second group of cds circuits are arranged as a second row.
0. 29. The CMOS image sensor of claim 25, further including at least one divided data bus coupled between the plurality of cds circuits and the first and second asps.
0. 31. The CMOS image sensor of claim 30, wherein the plurality of cds circuits are arranged as a single row.
0. 32. The CMOS image sensor of claim 30, wherein the selection circuit further includes at least one divided data bus coupled between the plurality of cds circuits and the plurality of switches.
0. 33. The CMOS image sensor of claim 4, wherein the output circuit includes at least one divided data bus.
0. 35. The CMOS image sensor of claim 34, wherein the plurality of switches and the plurality of cds circuits are on a same single side of the pixel array.
0. 36. The CMOS image sensor of claim 34, wherein the plurality of cds circuits are arranged as a single row.
0. 37. The CMOS image sensor of claim 34, wherein the selection circuit further includes at least one divided data bus coupled between the plurality of cds circuits and the plurality of switches.

1. Field of the Invention

The present invention relates to a CMOS image sensor, and more particularly, to a CMOS image sensor having two analog signal processors (ASP) for high-speed operation.

2. Description of the Prior Art

Image sensors, which can convert optical images to electrical signals, are classified into complementary metal oxide semiconductor (CMOS) image sensors and charge-coupled device (CCD) image sensors. For CCD image sensors, electric charges are transmitted to and stored in capacitors arranged close together. For CMOS image sensors, pixel arrays are formed in a CMOS integrated circuit process, and electric charges are detected sequentially by switch operations. The CMOS image sensor has a benefit of low power consumption, and is generally used in mobile communications devices.

Please refer to FIG. 1. FIG. 1 is a diagram of a CMOS image sensor according to the prior art. The CMOS image sensor includes a pixel array 11 having red pixels (R), green pixels (G), and blue pixels (B) arranged in a matrix. A plurality of correlation double sampling (CDS) circuits 12 is arranged under the pixel array 11, and each CDS circuit is coupled to a corresponding column of the pixel array 11. An analog signal processor (ASP) 13 is arranged on a side of the pixel array 11 for processing output signals of the plurality of CDS circuits 12.

The CDS circuit 12 samples the reset signal and the data signal from each pixel, and transmits the signals to the ASP 13. Then, the ASP 13 calculates the difference of the reset signal and the data signal, and amplifies the signal to obtain image data of the object. In the process of reading the image data, one row of the pixel array 11 transmits the image data to the corresponding CDS circuits 12. Finally, the output data of the CDS circuit 12 controlled by the driver 14 is transmitted sequentially to the ASP 13.

As mentioned above, in the CMOS image sensor according to the prior art, when the one row of the pixel array is selected, the reset signals and the data signals of the pixels of the row are stored in the corresponding CDS circuits, and then the data of the corresponding CDS circuits controlled by the driver is transmitted sequentially to the ASP.

When the pixel array has over a million pixels, the number of CDS circuits increases with the number of pixels in each row. Since the bus for transmitting the data to the ASP is coupled to a large number of CDS circuits, the parasitic impedances of the bus are increased. Thus, the CMOS image sensor cannot operate at a high speed. For high-speed operation, the CMOS image sensor has to be improved, especially the ASP of the CMOS image sensor.

The present invention provides a complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels; a plurality of correlation double sampling (CDS) circuits coupled to corresponding columns of the pixel array; a selection circuit comprising a plurality of input ends coupled to each CDS circuit of the plurality of CDS circuits respectively, a first output end, and a second output end; a first analog signal processor (ASP) coupled to the first output end of the selection circuit for processing data of the plurality of first pixels and the plurality of second pixels; and a second analog signal processor (ASP) coupled to the second output end of the selection circuit for processing data of the plurality of third pixels.

The present invention provides a complementary metal oxide semiconductor (CMOS) image sensor for high-speed operation comprising a pixel array comprising a plurality of first pixels, a plurality of second pixels, and a plurality of third pixels; a switch circuit comprising a plurality of input ends coupled to corresponding columns of the pixel array, and a plurality of output ends; a plurality of correlation double sampling (CDS) circuits coupled to the plurality of output ends of the switch circuit respectively; an output circuit comprising a plurality of input ends coupled to each CDS circuit respectively, a first output end, and a second output end; a first analog signal processor (ASP) coupled to the first output end of the output circuit for processing data of the first pixels and the second pixels; and a second analog signal processor (ASP) coupled to the second output end of the output circuit for processing data of the third pixels.

These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.

FIG. 1 is a diagram of a CMOS image sensor according to the prior art.

FIG. 2 is a diagram of a first embodiment of a CMOS image sensor according to the present invention.

FIG. 3 is a timing diagram of a selection circuit in FIG. 2.

FIG. 4 is a diagram of a second embodiment of a CMOS image sensor according to the present invention.

FIG. 5 is a diagram of a third embodiment of a CMOS image sensor according to the present invention.

FIG. 6 is a diagram of a fourth embodiment of a CMOS image sensor according to the present invention.

FIG. 7 is a diagram of a fifth embodiment of a CMOS image sensor according to the present invention.

Please refer to FIG. 2. FIG. 2 is a diagram of a first embodiment of a complementary metal oxide semiconductor (CMOS) image sensor according to the present invention. The CMOS image sensor includes a pixel array 22, a plurality of correlation double sampling (CDS) circuits 24, a selection circuit 26, a first analog signal processor (ASP) 28, and a second ASP 30. The pixel array 22 includes a plurality of first pixels R, a plurality of second pixels B, and a plurality of third pixels G. The plurality of third pixels G and the plurality of first pixels R are arranged alternately in odd rows of the pixel array 22, and the plurality of second pixels B and the plurality of third pixels G are arranged alternately in even rows of the pixel array 22. The plurality of CDS circuits 24 is coupled to corresponding columns of the pixel array 22 on the same side. The plurality of CDS circuits 24 can read data of one row of the pixel array 22 once. The CDS circuits basically include two groups of source followers. However, when outputting data, the CDS circuits have to drive all parasitic impedances of the internal switches because all of the output ends of the CDS circuit are in parallel. As the size of the pixel array 22 increases, for high-speed operation, large switches are used, but the parasitic impedance of the large switches will also limit the speed of the operation. Thus, a divided bus is utilized for reducing the parasitic impedance. In addition, the first pixels R, the second pixels B, and the third pixels G are arranged alternately in the pixel array 22. To simplify signal processing, the first ASP 28 processes signals of the first pixels R and the second pixels B, and the second ASP 30 processes signals of the third pixels G.

Please refer to FIG. 3. FIG. 3 is a timing diagram of the selection circuit 26 in FIG. 2. T(2n−1) and T(2n) represent the operation of the odd rows and the even rows of the pixel array 22, respectively. The selection circuit 26 divides the plurality of CDS circuits 24 into several groups to implement the divided bus. The selection circuit 26 includes a plurality of input ends coupled to each CDS circuit 24, respectively, and transmits the data of the plurality of CDS circuits 24 to the first ASP 28 or the second ASP 30. The first ASP 28 processes the data of the first pixels R and the second pixels B, and the second ASP 30 processes the data of the third pixels G. The first output end and the second output end of the selection circuit 26 are coupled to the first ASP 28 and the second ASP 30, respectively. The selection circuit 26 includes eight switches S1-S8 to divide the plurality of CDS circuits 24 into four divided buses. The switches S1 and S2 are regarded as a first divided bus 51, and are coupled to the 4n−3th CDS circuits. The switches S3 and S4 are regarded as a second divided bus 52 coupled to the 4n−2th CDS circuits. The switches S5 and S6 are regarded as a third divided bus 53 coupled to the 4n−1th CDS circuits. The switches S7 and S8 are regarded as the fourth divided bus 54 coupled to the 4nth CDS circuits. The factor n is a positive integer. If each internal switch of the CDS circuits is the same, the parasitic loading will be reduced to ¼, so as to speed up the operation.

The timing diagram of the switches S1-S8 is shown in FIG. 3. When the plurality of CDS circuits 24 reads the data of the odd rows of the pixel array 22, only the switches S1, S4, S5, and S8 are turned on, so that the data of the first divided bus 51 and third divided bus 53 can be transmitted to the first ASP 28, and the data of the second divided bus 52 and the fourth divided bus 54 can be transmitted to the second ASP 30. When the plurality of CDS circuits 24 reads the data of the even rows of the pixel array 22, only the switches S2, S3, S6, and S7 are turned on, so that the data of the second divided bus 52 and fourth divided bus 54 can be transmitted to the first ASP 28, and the data of the first divided bus 51 and third divided bus 53 can be transmitted to the second ASP 30. As mentioned above, the third divided bus 53 and the first divided bus 51 can be combined into one path, and the fourth divided bus 54 and the second divided bus 52 can be combined into one path. However, the parasitic loading is reduced to ½ in the situation of two groups of divided busses, so the improvement is not as good. In the architecture of the CDS circuits 24, the control signals of the divided busses 51-53 may overlap, but the divided busses can still operate normally, because each divided bus is independent of the other three divided busses. In addition, the switches S1, S3, S5, and S7 can be turned off so as to use only the first ASP 28 for saving power consumption.

Please refer to FIG. 4. FIG. 4 is a diagram of a second embodiment of a CMOS image sensor according to the present invention. In the second embodiment, the CMOS image sensor further includes a switch circuit 32 and an auxiliary CDS circuit 34. In addition, the selection circuit 26 is replaced by an output circuit 36. The switch circuit 32 is coupled between the pixel array 22 and the plurality of CDS circuits 24. The auxiliary CDS circuit 34 is coupled between the switch circuit 32 and the output circuit 36. The switch circuit 32 includes a first group of switches 33 and a second group of switches 35. The first group of switches 33 couples the nth column of the pixel array 22 to the nth CDS circuit 24, respectively. The second group of switches 35 couples the first column of the pixel array 22 to the auxiliary CDS circuit 34, and couples the nth column of the pixel array 22 to the n−1th CDS circuit 24. The factor n is a positive integer. The first group of switches 33 and the second group of switches 35 operate complementarily; that is, when one group of switches turns on, another group of switches turns off. The switch circuit 32 utilizes a shift method to transmit the data of the first pixels R, the second pixels B, and the third pixels G to the different CDS circuits 24. For example, the pixel R in the second column of the odd row of the pixel array 22 is transmitted to the first CDS circuit 24; the pixel B in the first column of the even row of the pixel array 22 is transmitted to the first CDS circuit 24; the pixel G in the third column of the odd row of the pixel array 22 is transmitted to the second CDS circuit 24; the pixel G in the second column of the even row of the pixel array 22 is transmitted to the second CDS circuit 24; and the auxiliary CDS circuit 34 receives the pixel G in the first column of the odd row of the pixel array 22. Thus, the output circuit 36 can output the data of the pixel array 22 to the first ASP 28 or the second ASP 30 directly without switches.

Please refer to FIG. 5. FIG. 5 is a diagram of a third embodiment of a CMOS image sensor according to the present invention. The third embodiment does not use the auxiliary CDS circuit 34, so the third embodiment has a different switch circuit 42 from the second embodiment. The switch circuit 42 includes a first group of switches 43 and a second group of switches 45. The first group of switches 43 couples the mth column of the pixel array 22 to the mth CDS circuit 24. The second group of switches 45 couples the 2n−1th column of the pixel array 22 to the 2nth CDS circuit 24, and couples the 2nth column of the pixel array 22 to the 2n−1th CDS circuit. The factors m and n are positive integers. If the pixel array 22 has N columns, the factor m ranges from 1 to N, and the factor n ranges from 1 to N/2. Since the first pixels R, the second pixels B, and the third pixels G are arranged alternately in the pixel array 22, the switch circuits 42 can transmit the data of the first pixels R, the second pixels B, and the third pixels G to the CDS circuits 24 alternately without the auxiliary CDS circuit 34.

Please refer to FIG. 6. FIG. 6 is a fourth embodiment of a CMOS image sensor according to the present invention. In the fourth embodiment, the CMOS image sensor includes a first group of CDS circuits 25a and a second group of CDS circuits 25b, which are arranged on a same side of the pixel array 22. Utilizing two groups of CDS circuits gives flexibility for arrangement, because the CDS circuits require a large area. The operation of the fourth embodiment is similar to the second embodiment, utilizing the shift method to transmit the data of the pixel array 22 to the CDS circuits. A switch circuit 32a has a first group of switches 33a and a second group of switches 35a. For the odd row of the pixel array, when the second group of switches 35a turns on, the green pixels are transmitted to the second group of CDS circuits 25b and the red pixels are transmitted to the first group of CDS circuits 25a. For the even row of the pixel array, when the first group of switches 33a turns on, the blue pixels are transmitted to the first group of CDS circuits 25a and the green pixels are transmitted to the second group of CDS circuits 25b. Finally, the data of the first group of CDS circuits 25a are transmitted to the second ASP 30 through two divided buses, and the data of the second group of CDS circuits 25a are transmitted to the first ASP 28 through two divided buses.

Please refer to FIG. 7. FIG. 7 is a diagram of a fifth embodiment of a CMOS image sensor according to the present invention. In comparison with the third embodiment, the CMOS image sensor includes a first group of CDS circuits 24a and a second group of CDS circuits 24b, which are arranged on a same side of the pixel array 22. In comparison with the fourth embodiment, the number of each group of CDS circuits 24a and 24b is one less than the number of each group of CDS circuits 25a and 25b of the fourth embodiment. For the odd row of the pixel array, when the first group of switches 43 turns on, the green pixels are transmitted to the first group of CDS circuits 24a and the red pixels are transmitted to the second group of CDS circuits 24b. For the even row of the pixel array, when the second group of switches 45 turns on, the blue pixels are transmitted to the second group of CDS circuits 24b and the green pixels are transmitted to the first group of CDS circuits 24a.

In summary, the CMOS image sensor according to the present invention includes two ASPs so as to reduce design difficulty due to the large size of the pixel array. In the first embodiment, the selection circuit transmits the red pixels and the blue pixels to the first ASP, and transmits the green pixels to the second ASP. In addition, the selection circuit utilizes four divided buses to output data of the plurality of CDS circuits, so as to reduce the parasitic loading and achieve high-speed operation. In the second embodiment and the third embodiment, the switch circuit is utilized to output the data of the red, blue, and green pixels of the pixel array to the separate CDS circuits. The switch circuit shifts the data of the pixel array to the CDS circuit with the auxiliary CDS circuit in the second embodiment. The switch circuit transmits the data of the pixel array alternately in the third embodiment. The switch circuit requires more switches than the selection circuit, but the requirements of the switches in the switch circuit are comparatively low, because the transmission speed from the pixel array is lower than transmission from the CDS circuits to the ASPs.

Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Chou, Kuo-Yu

Patent Priority Assignee Title
Patent Priority Assignee Title
5838469, Dec 26 1996 THE CHASE MANHATTAN BANK, AS COLLATERAL AGENT Apparatus and method for processing data stored in page-wise memory
5965871, Nov 05 1997 PIXART IMAGING INC Column readout multiplexer for CMOS image sensors with multiple readout and fixed pattern noise cancellation
6466265, Jun 22 1998 Eastman Kodak Company Parallel output architectures for CMOS active pixel sensors
6590198, Mar 16 1998 DYNAMAX IMAGING, LLC Video bus for high speed multi-resolution imagers
6741373, Oct 15 1999 Canon Kabushiki Kaisha Image reading apparatus and illumination driving method therefor
6822211, Jun 30 2000 Sony Semiconductor Solutions Corporation Solid-state image-sensing device
6977682, Jul 08 1998 Hamamatsu Photonics K.K. Solid-state imaging device
7256382, Apr 26 2005 Sony Semiconductor Solutions Corporation Solid state imaging device, method of driving solid state imaging device and image pickup apparatus
7408443, Jan 13 2003 Samsung Electronics Co., Ltd. Circuit and method for reducing fixed pattern noise
7619669, Dec 29 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Power savings with multiple readout circuits
7948544, Aug 31 2004 Intellectual Ventures II LLC CMOS image sensor
20020154347,
20030043089,
20030117386,
20040257128,
20050012836,
20050237406,
20050237407,
20050253947,
20060044440,
20070132868,
20080197267,
20100271523,
JP2005312025,
WO2005108938,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 01 2012Novatek Microelectronics Corp.(assignment on the face of the patent)
Date Maintenance Fee Events
Nov 16 2017M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Jan 17 2022REM: Maintenance Fee Reminder Mailed.
Jul 04 2022EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Nov 29 20194 years fee payment window open
May 29 20206 months grace period start (w surcharge)
Nov 29 2020patent expiry (for year 4)
Nov 29 20222 years to revive unintentionally abandoned end. (for year 4)
Nov 29 20238 years fee payment window open
May 29 20246 months grace period start (w surcharge)
Nov 29 2024patent expiry (for year 8)
Nov 29 20262 years to revive unintentionally abandoned end. (for year 8)
Nov 29 202712 years fee payment window open
May 29 20286 months grace period start (w surcharge)
Nov 29 2028patent expiry (for year 12)
Nov 29 20302 years to revive unintentionally abandoned end. (for year 12)