Techniques for performing DC to DC power conversion in switch-mode converter circuits include combinations of dynamic switch shedding, phase shedding, symmetric phase circuit topologies, and asymmetric phase circuit topologies. In at least one embodiment of the invention, a method of operating a power converter circuit includes operating a first phase switch circuit portion using a first number of switch devices when the power converter circuit is configured in a first mode of operation. The first number is greater than zero. The method includes operating the first phase switch circuit portion using the first number of switch devices when the power converter circuit is configured in a second mode of operation. The method includes operating a second phase switch circuit portion using a second number of switch devices when the power converter circuit is configured in the second mode of operation. The second number is greater than the first number.

Patent
   RE46256
Priority
Feb 05 2009
Filed
May 24 2013
Issued
Dec 27 2016
Expiry
Feb 05 2029
Assg.orig
Entity
Large
0
132
all paid
1. A method of operating a power converter circuit comprising:
operating a first phase switch circuit portion using a first number of switch devices when the power converter circuit is configured in a first mode of operation, the first number being greater than zero;
operating the a first phase switch circuit portion using the a first number of switch devices when the power converter circuit is configured in a second first mode of operation, the first number being greater than zero; and
operating a second phase switch circuit portion using a second number of switch devices when the power converter circuit is configured in the second first mode of operation, the second number being greater than the first number; and
operating the second phase switch circuit portion with the first number of switch devices when the power converter circuit is configured in a second mode of operation.
12. A method of operating a multi-phase switched power converter circuit comprising:
selectively disabling at least one switch device of a plurality of switch devices in a corresponding phase circuit of a plurality of phase circuits, at least partially based on a signal indicative of a load coupled to the power converter circuit,
wherein the at least one switch device of the corresponding phase circuit is selectively disabled while at least one other switch device of the corresponding phase circuit is selectively enabled; and
reducing a total number of active switch pairs in the power converter circuit prior to reducing a number of active phase switch circuit portions in response to an increasing reduction in output power.
16. An apparatus comprising:
a power converter circuit portion comprising:
a first phase switch circuit portion configured to operate using a first number of switch devices when the power converter circuit is configured in a first mode of operation, the first number being greater than zero and configured to operate using the first number of switch devices when the power converter circuit is configured in a second mode of operation; and
at least a second phase switch circuit portion configured to operate using a second number of switch devices when the power converter circuit is configured in the second mode of operation, the second number being greater than the first number;
wherein the second phase switch circuit portion is configured to operate using the first number of switch devices when the power converter circuit is configured in the first mode of operation.
0. 2. The method, as recited in claim 1, further comprising:
operating the second phase switch circuit portion with the first number of switch devices when the power converter circuit is configured in the first mode of operation.
3. The method, as recited in claim 1, further comprising:
selecting the first second mode of operation as a next mode of operation when the power converter circuit is in the second first mode of operation and in response to a reduction in output power.
4. The method, as recited in claim 1, further comprising:
operating the firs: phase switch circuit with a third number of devices when the power converter circuit is configured in a third mode of operation, the third number being greater than the first number; and
operating the second phase switch circuit portion with the third number of switch devices in the third mode of operation.
5. The method, as recited in claim 4, further comprising:
selecting the first second mode of operation as a next mode of operation in response to a reduction in output power and when the power converter circuit is configured in the second mode of operation or the third mode of operation.
6. The method, as recited in claim 1, wherein when the power converter circuit is configured in the first second mode of operation, the second phase switch circuit is configured to be inoperable.
7. The method, as recited in claim 1, wherein the first mode is a low power mode and the second mode is a higher power mode.
8. The method, as recited in claim 1, wherein efficiency of the first phase switch circuit is greater than efficiency of the second phase switch circuit for a low output current mode and the efficiency of the second phase switch circuit is greater than the efficiency of the first phase switch circuit for a high output current mode.
9. The method, as recited in claim 1, further comprising:
selecting a mode of operation at least partially based on a feedback signal, the mode of operation being selected from a plurality of modes of operation including at least the first and second modes mode of operation.
10. The method, as recited in claim 1, further comprising: A method of operating a power converter circuit comprising:
operating a first phase switch circuit portion using a first number of switch devices when the power converter circuit is configured in a first mode of operation, the first number being greater than zero;
operating a second phase switch circuit portion using a second number of switch devices when the power converter circuit is configured in the first mode of operation, the second number being greater than the first number; and
reducing a total number of active switch pairs in the power converter circuit prior to reducing the a number of active phase switch circuit portions in response to an increasing reduction in output power.
11. The method, as recited in claim 1, further comprising:
allocating current to individual phase switch circuit portions at least partially based on a selected mode of operation of the power converter circuit.
13. The method, as recited in claim 12, wherein the selectively enabled switch devices form an asymmetric power converter circuit including at least one phase switch circuit portion having a different number of enabled switch devices than at least one other phase switch circuit portion of the plurality of phase switch circuit portions.
0. 14. The method, as recited in claim 12, wherein the power converter circuit is configured to reduce a total number of active switch pairs in the power converter circuit prior to reducing the number of active phase switch circuit portions in response to an increasing reduction in output power.
15. The method, as recited in claim 12, further comprising:
distributing current provided by the power converter circuit to individual phase switch circuit portions according to a number of devices selectively disabled in individual phase switch circuit portions.
0. 17. The apparatus, as recited in claim 16, wherein the second phase switch circuit portion is configured to operate using the first number of switch devices when the power converter circuit is configured in the first mode of operation.
18. The apparatus, as recited in claim 16, An apparatus comprising:
a power converter circuit portion comprising:
a first phase switch circuit portion configured to operate using a first number of switch devices when the power converter circuit is configured in a first mode of operation, the first number being greater than zero and configured to operate using the first number of switch devices when the power converter circuit is configured in a second mode of operation; and
at least a second phase switch circuit portion configured to operate using a second number of switch devices when the power converter circuit is configured in the second mode of operation, the second number being greater than the first number;
wherein the first phase switch circuit is configured to operate with a third number of devices when the power converter circuit portion is configured in a third mode of operation, the third number being greater than the first number, and
wherein the second phase switch circuit portion is configured to operate with the third number of switch devices when the power converter circuit is configured in the third mode of operation.
19. The apparatus, as recited in claim 16, wherein the second phase switch circuit portion is configured to be inoperable when the power converter circuit is configured in the first mode of operation.
20. The apparatus, as recited in claim 16, wherein the first mode of operation is a low power mode and the second mode of operation is a higher power mode.
21. The apparatus, as recited in claim 16, wherein efficiency of the first phase switch circuit is greater than efficiency of the second phase switch circuit portion for a low output current and the efficiency of the second phase switch circuit portion is greater than the efficiency of the first phase switch circuit portion for a high output current.
22. The apparatus, as recited in claim 16, further comprising:
a controller circuit portion configured to select a mode of operation at least partially based on a feedback signal, the mode of operation being selected from a plurality of modes of operation including at least the first and second modes of operation; and
a node coupled to a first phase circuit comprising the first phase switch circuit and coupled to a second phase circuit comprising the second phase switch circuit portion, the node being configured to deliver power to a load.
23. The apparatus, as recited in claim 22, wherein the controller circuit is configured to select a the mode of operation with a reduced total number of active switch pairs in the power converter circuit prior to selecting a the mode of operation with a reduced number of active phase switch circuit portions in response to an increasing reduction in output power.
0. 24. The method, as recited in claim 1, further comprising:
operating the first phase switch circuit portion using the first number of switch devices when the power converter circuit is configured in the second mode of operation, the first number being greater than zero.

1. Field of the Invention

This application relates to power converter circuits and more particularly to DC to DC power converter circuits.

2. Description of the Related Art

DC to DC power converter circuits, which are particularly useful in low-power electronic devices, convert a source of direct current from a first voltage level to a second voltage level (FIG. 1). A typical switch-mode (i.e., switched, switched-mode, switch-mode, switching-mode, etc.) DC to DC power converter converts the first voltage level to the second voltage level by temporarily storing energy in a magnetic component (e.g., an inductor or transformer) or a capacitor circuit (e.g., switched capacitor circuit) and then releasing the energy, at a different voltage, from the magnetic component to a load. In general, actual switch-mode DC to DC power supply designs have less than 100% conversion efficiency and provide an output voltage that has an error voltage characterized by a ripple voltage variation having a periodic amplitude variation from a target constant voltage level.

Techniques for performing DC to DC power conversion in a switch-mode converter circuit include combinations of dynamic switch shedding, phase shedding, symmetric phase circuit topologies, and asymmetric phase circuit topologies. In at least one embodiment of the invention, a method of operating a power converter circuit includes operating a first phase switch circuit portion using a first number of switch devices when the power converter circuit is configured in a first mode of operation. The first number is greater than zero. The method includes operating the first phase switch circuit portion using the first number of switch devices when the power converter circuit is configured in a second mode of operation. The method includes operating a second phase switch circuit portion using a second number of switch devices when the power converter circuit is configured in the second mode of operation. The second number is greater than the first number.

In at least one embodiment of the invention, a method of operating a power converter circuit includes selectively disabling at least one switch device of a plurality of switch devices in a corresponding phase circuit of a plurality of phase circuits, at least partially based on a signal indicative of a load coupled to the power converter circuit. At least one switch device of the corresponding phase circuit is selectively disabled while at least one other switch device of the corresponding phase circuit is selectively enabled.

In at least one embodiment of the invention, an apparatus includes a power converter circuit portion. The power converter circuit portion includes a first phase switch circuit portion configured to operate using a first number of switch devices when the power converter circuit is configured in a first mode of operation. The first number is greater than zero. The first phase switch circuit portion is configured to operate using the first number of switch devices when the power converter circuit is configured in a second mode of operation. The power converter circuit portion includes at least a second phase switch circuit portion configured to operate using a second number of switch devices when the power converter circuit is configured in the second mode of operation. The second number is greater than the first number.

The present invention may be better understood, and its numerous objects, features, and advantages made apparent to those skilled in the art by referencing the accompanying drawings.

FIG. 1 is a block diagram of a power converter circuit.

FIG. 2 illustrates a system including an exemplary power converter circuit.

FIG. 3 illustrates efficiency as a function of current for a power converter circuit consistent with FIG. 2.

FIG. 4 illustrates a system including an exemplary power converter circuit consistent with at least one embodiment of the invention.

FIG. 5 illustrates exemplary configurations of the exemplary power converter circuit of FIG. 4, consistent with at least one embodiment of the invention.

FIG. 6 illustrates a system including an exemplary power converter circuit consistent with at least one embodiment of the invention.

FIG. 7 illustrates exemplary configurations of the exemplary power converter circuit of FIG. 6, consistent with at least one embodiment of the invention.

FIG. 8 illustrates exemplary information and control flows associated with the exemplary power converter circuit of FIG. 6, consistent with at least one embodiment of the invention.

The use of the same reference symbols in different drawings indicates similar or identical items.

A typical switch-mode DC to DC power converter (hereinafter, “switch-mode converter”) controls the output voltage by adjusting a duty cycle of a pulse-width modulated (i.e., PWM) signal. The PWM signal periodically opens and closes one or more switches to build up charge in an inductor. The average output voltage is a function of the duty cycle of the PWM signal, the period of the PWM signal, and the input voltage. One technique for increasing the efficiency (e.g., power out/power in) of a switch-mode converter design includes multiple switch-mode converters (i.e., multiple phase circuits) coupled in parallel to deliver power to a load, which may be a microprocessor or other suitable load. Referring to FIG. 2, multiple phase circuits (e.g., phase circuits 202, 204, 206, and 208) are coupled in parallel to provide an output current (e.g., IOUT) that is the sum of the individual output currents (e.g., I1, I2, I3, and I4) of corresponding phase circuits. An individual phase circuit typically includes a switch circuit portion coupled to a passive circuit portion, e.g., a capacitor and/or an inductor. A controller (e.g., control circuit 201) selectively enables only one of those phase circuits at a time.

The resulting switch-mode converter has improved ripple characteristics (e.g., reduced output ripple voltage amplitude) as compared to a switch-mode converter without multiple phase circuits, but has low output current efficiency. A phase shedding technique improves the efficiency by disabling as many phase circuits as possible in response to a feedback signal indicative of low output current. At high output current, all of the phase circuits are used and conduction loss is a substantial factor in efficiency degradation. However, although at low output current the frequency of the ripple voltage decreases, use of fewer phase circuits increases the amplitude of the output ripple voltage and switch loss substantially degrades efficiency (FIG. 3).

Referring to FIGS. 4 and 5, in at least one embodiment of a switch-mode converter circuit, asymmetric phase circuits are used, i.e., individual phase circuits have different numbers of selectively enabled switch pairs. As referred to herein, a selectively enabled switch circuit or switch pair generates a periodic voltage signal that has a duty cycle between 0% and 100%. Using different phase circuit topologies, a switch-mode converter may be configured to have a first topology (e.g., the topology of mode M1, having one enabled switch pair) that has a particular efficiency at low output current and configured to have a second topology (e.g., one of the topologies of mode M2, having three, five, or seven enabled switch pairs) for a particular efficiency at high output currents. For example, switch-mode converter 400 includes phase circuit 402, which has a one-up, one-down topology (i.e., one high-side switch and one low-side switch) for operating at low output current. Phase circuits 404, 406, and 408 each have a two-up, two-down topology that operates more efficiently at high output currents than the one-up, one-down topology. Phase shedding techniques vary the number of enabled phase circuits (i.e., the number of phase circuits that contribute to the output voltage) in response to a feedback signal indicative of changes in the output current, load, or proxy therefor. For example, the number of enabled phase circuits may be reduced from four, to three, to two, to one, as the output current decreases, thereby reducing a number of enabled switch pairs from seven to five to one. Phase circuit 402, which remains enabled at low output current, includes only one switch pair, as compared to the other additional phase circuits, Which are enabled at higher output currents and which include two switch pairs. Note that in other embodiments, different numbers, types, and configurations of switches may be used.

Referring to FIGS. 6 and 7, in at least one embodiment of a switch-mode converter circuit, controller 609 implements a dynamic switch-shedding technique. individual switch pairs of an individual phase circuit may be selectively enabled or disabled in response to a feedback signal indicative of variations in the output current. For example, rather than disabling an entire phase circuit as current decreases, individual phase circuits remain enabled, but with fewer switch pairs contributing to the output of the switch-mode converter circuit. Phase circuits 601, 603, 605, and 607 each include two switch pairs (e.g., corresponding ones of switch pairs 602, 604, 606, 608, 610, 612, 614, and 616). As the output current decreases, prior to phase shedding, controller 609 effectively downsizes at least one of individual phase circuits 601, 603, 605, and 607 from a first topology with a first number of enabled switches to a second topology having a fewer number of enabled switches.

For example, when configured in a first mode in which all of the phase circuits are enabled and all of the switch pairs of each phase circuit are enabled (e.g., mode M4, having eight enabled switch pairs), as output current decreases, controller 609 selectively disables at least one individual switch pair to configure the switch-mode converter circuit in a mode having all phase circuits active, but less than all switches of at least one phase circuit enabled, and at least two phase circuits having different numbers of enabled switch pairs (e.g., mode M3, having four enabled phase circuits and seven enabled switch pairs). If output current continues to decrease, controller 609 disables additional switch pairs (e.g., mode M3 having four enabled phase circuits and six enabled switch pairs, then only five enabled switch pairs). Note that all states of mode M3 are asymmetric, i.e., all enabled phase circuits do not include the same numbers of enabled switch pairs, as compared to modes M1, M2, and M4, which are symmetric, i.e., all enabled phase circuits include the same numbers of enabled switch pairs.

If output current continues to decrease, controller 609 disables at least one additional switch pair to configure the switch-mode converter circuit in a mode having all phase circuits active and all phase circuits having the same number of active switch pairs, but less than the total number of switch pairs included in the individual phase circuits (e.g., mode M2, having four enabled phase circuits and four enabled switch pairs, one pair enabled in each phase circuit). If output current continues to decrease, controller 609 may shed phase circuits to enter a mode with less than all phase circuits enabled and less than all available switch pairs enabled in each enabled phase circuit (e.g., mode M1, having three enabled phase circuits with a total of three enabled switch pairs, then two enabled phase circuits with a total of two enabled switch pairs, and then one enabled phase circuit with one enabled switch pair). Note that controller 609 sheds switch pairs prior to shedding phase circuits. In other embodiments of a switch-mode converter circuit, different numbers of switches and/or switch pairs are included in the switch-mode converter circuit and different combinations of switches may be enabled in other combinations of modes.

Referring to FIG. 8, an exemplary control sequence implemented by a controller in a switch-mode converter circuit varies the number of enabled switches and enabled phase circuits of a switch-mode converter circuit consistent with FIGS. 6 and 7, based on a feedback signal indicative of an output current, load, or a proxy therefor. At high output current, the switch-mode converter circuit is configured in mode M4, as described above. If the output current falls below a predetermined current value (804), e.g., IA, then control circuit 609 sheds at least one switch pair and configures the switch-mode converter circuit in mode M3; otherwise, the switch-mode converter circuit remains in mode M4.

In mode M3 (806), controller 609 uses a switch shedding technique to adjust the number of enabled switches based on the feedback signal indicative of output current, load or a proxy therefor. Note that all phase circuits are enabled in mode M3, but all states have asymmetric topologies. While in mode M3, if the output current falls below a second predetermined current value as indicated by the feedback signal (808), e.g., IB, then control circuit 609 uses switch shedding to configure the switch-mode converter circuit in mode M2 (812), which has a symmetric topology. While in mode M3, if the output current is not below the second predetermined current value (808) and is greater than the first predetermined current level (810), then controller 609 configures the switch-mode converter circuit in mode M4 by enabling additional switches. Otherwise, the switch-mode converter circuit remains in mode M3.

While in mode M2 (812), all phase circuits are enabled. In mode M2, controller 609 uses phase shedding if the output current falls below a third predetermined current value, thereby transitioning to mode M1. While in mode M2, if the output current is not less than the third predetermined current value (814), and does not exceed the second predetermined current value (816), then the switch-mode converter circuit remains in mode M2. However, while in mode M2, if the output current is not less than the third predetermined current value (814), exceeds the second predetermined current value (816), and does not exceed the first predetermined current value (810), then controller 609 configures the switch-mode converter circuit in mode M3. While in mode M2, if the output current is not less than the third predetermined current value (814), exceeds the second predetermined current value (816), and exceeds the first predetermined current value (810), then controller 609 configures the switch-mode converter circuit in mode M4.

In mode M1, less than all phase circuits are enabled and control circuit 609 adjusts the number of enabled phase circuits based on the feedback signal indicative of the output current, load, or a proxy therefor. While in mode M1, if the output current exceeds the third predetermined current value (820) and does not exceed the second predetermined current value (816), additional phase circuits are enabled and controller 609 configures the switch-mode converter circuit in mode M2. While in mode M1, if the output current exceeds the third predetermined current value (820) and exceeds the second predetermined current value (816), but does not exceed the first predetermined current value (810), controller 609 enables additional phase circuits and additional switches to configure the switch-mode converter circuit in mode M3. While in mode M1, if the output current exceeds the third predetermined current value (820), exceeds the second predetermined current value (816), and exceeds the first predetermined current value (810), controller 609 enables additional phase circuits and additional switches, thereby configuring the switch-mode converter circuit for high output current in mode M4.

While circuits and physical structures are generally presumed, it is well recognized that in modern semiconductor design and fabrication, physical structures and circuits may be embodied in computer-readable descriptive form suitable for use in subsequent design, test or fabrication stages. Structures and functionality presented as discrete components in the exemplary configurations may be implemented as a combined structure or component. The invention is contemplated to include circuits, systems of circuits, related methods, and computer-readable medium encodings of such circuits, systems, and methods, all as described herein, and as defined in the appended claims. As used herein, a computer-readable medium includes at least disk, tape, or other magnetic, optical, semiconductor (e.g., flash memory cards, ROM), or electronic medium.

The description of the invention set forth herein is illustrative, and is not intended to limit the scope of the invention as set forth in the following claims. Variations and modifications of the embodiments disclosed herein may be made based on the description set forth herein, without departing from the scope and spirit of the invention as set forth in the following claims.

Pang, Erwin, Lakhanpal, Sanjiv K., Hardman, Peter Thomas

Patent Priority Assignee Title
Patent Priority Assignee Title
2605310,
2820941,
3013165,
3122677,
3179818,
3192441,
3192468,
3204172,
3215925,
3218542,
3226630,
3263099,
3286157,
3317820,
3325725,
3327202,
3360712,
3376492,
3381202,
3452266,
3523239,
3559028,
3559029,
3702961,
4095165, Oct 18 1976 Bell Telephone Laboratories, Incorporated Switching regulator control utilizing digital comparison techniques to pulse width modulate conduction through a switching device
4109194, Jun 09 1977 Bell Telephone Laboratories, Incorporated Digital feedback control utilizing accumulated reference count to regulate voltage output of switching regulator
4128771, Jan 07 1977 Palyn Associates, Inc. Digitally controlled power system
4184197, Sep 28 1977 California Institute of Technology DC-to-DC switching converter
4186437, May 03 1978 California Institute of Technology Push-pull switching power amplifier
4257087, Apr 02 1979 California Institute of Technology DC-to-DC switching converter with zero input and output current ripple and integrated magnetics circuits
4274133, Jun 20 1979 California Institute of Technology DC-to-DC Converter having reduced ripple without need for adjustments
4309650, Jun 18 1979 Bell Telephone Laboratories, Incorporated Average current controlled switching regulator utilizing digital control techniques
4315316, Nov 29 1979 Bell Telephone Laboratories, Incorporated Digital arrangement for determining average current of a circuit by monitoring a voltage
4325112, Jan 25 1980 Tokyo Shibaura Denki Kabushiki Kaisha Counter controlled pulse width modulated inverter
4326160, Sep 28 1978 Siemens Aktiengesellschaft Control unit for static converter
4353113, Mar 21 1980 Electrotech Instruments Limited Switch mode converters
4356542, Mar 11 1981 NCR Corporation Digital controller
4395675, Oct 22 1981 Bell Telephone Laboratories, Incorporated Transformerless noninverting buck boost switching regulator
4488214,
4523269, Nov 16 1983 Reliance Electric Company Series resonance charge transfer regulation method and apparatus
4622511, Apr 01 1985 Raytheon Company Switching regulator
4628426, Oct 31 1985 General Electric Company Dual output DC-DC converter with independently controllable output voltages
4654769, Nov 02 1984 California Institute of Technology Transformerless dc-to-dc converters with large conversion ratios
4720667, Jun 20 1986 VIRGINIA POLYTECHNIC INSTITUTE AND STATE UNIVERSITY, A INSTITUTE OF HIGHER EDUCATION OF VA Zero-current switching quasi-resonant converters operating in a full-wave mode
4720668, Jun 20 1986 Virginia Tech Intellectual Properties, Inc Zero-voltage switching quasi-resonant converters
4725940, Jun 10 1987 Unisys Corporation Quantized duty ratio power sharing converters
4736286, Dec 03 1985 Switching power supply
4761725, Aug 01 1986 Unisys Corporation Digitally controlled A.C. to D.C. power conditioner
4801859, Dec 23 1986 Sundstrand Corporation Boost/buck DC/DC converter
4803610, Apr 07 1986 Switching power supply
4811185, Oct 15 1987 Sundstrand Corporation DC to DC power converter
4841220, Sep 23 1987 Center for Innovative Technology Dc-to-Dc converters using multi-resonant switches
4857822, Sep 23 1987 VIRGINIA POLYTECHNIC INSTITUTE AND STATE UNIVERSITY, BLACKSBURG, VA Zero-voltage-switched multi-resonant converters including the buck and forward type
5013992, Oct 12 1988 TEXTRON IPMP L P Microprocessor controlled battery charger
5070294, Jan 19 1990 NEC Corporation Multi-output DC-DC converter using field-effect transistor switched at high frequency
5115185, Sep 28 1990 TYCO ELECTRONICS LOGISTICS A G Single conversion power factor correction using septic converter
5119013, Apr 17 1991 SCHNEIDER AUTOMATION INC Switching regulator with multiple isolated outputs
5216351, May 16 1990 Seiko Instruments Inc Cascaded switching and series regulators
5225767, Aug 08 1988 Synchronous switching power supply with boost and/or flyback converters
5272614, Jul 11 1991 Lucent Technologies Inc Microprocessor-controlled DC-DC converter
5396165, Feb 02 1993 Microchip Technology Incorporated Efficient power transfer system
5436823, Jun 24 1992 Mitsubishi Denki Kabushiki Kaisha Parallel operation controller for power converters
5442534, Feb 23 1993 California Institute of Technology Isolated multiple output Cuk converter with primary input voltage regulation feedback loop decoupled from secondary load regulation loops
5442539, Oct 02 1992 California Institute of Technology CuK DC-to-DC switching converter with input current shaping for unity power factor operation
5450309, Nov 19 1990 Inventio AG Method and device for switching inverters in parallel
5475296, Apr 15 1994 ADEPT POWER SYSTEMS, INC 801 EL CAMINO REAL #268 Digitally controlled switchmode power supply
5479089, Dec 21 1994 Hughes Electronics Corporation Power converter apparatus having instantaneous commutation switching system
5513094, Nov 30 1993 MKS Instruments, Inc Switch-mode power supply for bridged linear amplifier
5528480, Apr 28 1994 PDACO LTD Highly efficient rectifying and converting circuit for computer power supplies
5568368, May 03 1993 General Electric Company Square-wave converters with soft voltage transitions for ac power distribution systems
5570276, Nov 15 1993 Optimun Power Conversion, Inc. Switching converter with open-loop input voltage regulation on primary side and closed-loop load regulation on secondary side
5574357, Nov 12 1993 Toko, Inc. Switching power supply
5617015, Jun 07 1995 Analog Devices International Unlimited Company Multiple output regulator with time sequencing
5619406, Jun 16 1995 Wisconsin Alumni Research Foundation Modulator for resonant link converters
5642267, Jan 16 1996 California Institute of Technology Single-stage, unity power factor switching converter with voltage bidirectional switch and fast output regulation
5677618, Feb 26 1996 WASHINGTON STATE UNIVERSITY RESEARCH FOUNDATION, THE DC-to-DC switching power supply utilizing a delta-sigma converter in a closed loop controller
5677619, Apr 01 1994 Maxim Integrated Products, Inc. Method and apparatus for multiple output regulation in a step-down switching regulator
5731731, May 30 1995 Analog Devices International Unlimited Company High efficiency switching regulator with adaptive drive output circuit
5751139, Mar 11 1997 Unitrode Corporation Multiplexing power converter
5757634, Dec 24 1996 Siemans Electric Limited Multiparalleling system of voltage source power converters
5773969, May 12 1993 Komatsu Ltd. DC-DC converter circuit and inductive load drive device using DC-DC converter circuit
5815380, Nov 16 1993 Optimum Power Conversion, Inc. Switching converter with open-loop primary side regulation
5844786, Nov 11 1994 Komatsu Ltd. DC-DC converter circuit and inductive load driver using it
5847949, Oct 07 1997 Lineage Power Corporation Boost converter having multiple outputs and method of operation thereof
5862042, Oct 03 1997 Lucent Technologies, Inc. Multiple output DC to DC converter
5870296, Oct 14 1997 Maxim Integrated Products, Inc. Dual interleaved DC to DC switching circuits realized in an integrated circuit
5889392, Mar 06 1997 Maxim Integrated Products, Inc. Switch-mode regulators and methods providing transient response speed-up
5912552, Feb 12 1997 Kabushiki Kaisha Toyoda Jidoshokki Seisakusho DC to DC converter with high efficiency for light loads
5944885, May 20 1998 Nippon Hodo Co., Ltd. Paving mixture excellent in mixing property and compacting property
5949658, Dec 01 1997 Lucent Technologies, Inc. Efficiency multiple output DC/DC converter
5959855, Feb 28 1996 FUJI ELECTRIC CO , LTD Voltage control with feedback utilizing analog and digital control signals
6005377, Sep 17 1997 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Programmable digital controller for switch mode power conversion and power supply employing the same
6023190, Oct 15 1997 Renesas Electronics Corporation High voltage generation circuit which generates high voltage by digitally adjusting current amount flowing through capacitor
6057607, Jul 16 1999 Semtech Corporation Method and apparatus for voltage regulation in multi-output switched mode power supplies
6075295, Apr 14 1997 Fairchild Semiconductor Corporation Single inductor multiple output boost regulator
6178101, Aug 15 1997 UNITRON INCORPORATED Power supply regulation
6204651, Apr 18 2000 NXP USA, INC Method and apparatus for regulating an output voltage of a switch mode converter
6211657, May 18 2000 Communication and Power Industries Two stage power converter with interleaved buck regulators
6215290, Nov 15 1999 JPMORGAN CHASE BANK, N A , AS SUCCESSOR AGENT Multi-phase and multi-module power supplies with balanced current between phases and modules
6222352, May 06 1999 Semiconductor Components Industries, LLC Multiple voltage output buck converter with a single inductor
6222750, Nov 03 1919 Siemens Aktiengesellschaft Inductor-type converter and operating method
6239509, Jul 16 1999 JPMORGAN CHASE BANK, N A , AS SUCCESSOR AGENT Method and apparatus for voltage regulation in multi-output switched mode power supplies
6278263, Sep 01 1999 Intersil Americas, Inc Multi-phase converter with balanced currents
6281666, Mar 14 2000 GLOBALFOUNDRIES Inc Efficiency of a multiphase switching power supply during low power mode
6285251, Apr 02 1998 Ericsson Inc. Amplification systems and methods using fixed and modulated power supply voltages and buck-boost control
6285571, Mar 03 2000 Microsemi Corporation Method and apparatus for an efficient multiphase switching regulator
6304065, Mar 02 2001 Technical Witts, Inc.; Technical Witts, Inc Power electronic circuits with all terminal currents non-pulsating
6348779, Aug 03 1999 NXP B V DC/DC up/down converter
6355990, Mar 24 1999 Rockwell Collins, Inc.; Rockwell Collins, Inc Power distribution system and method
6362607, Dec 19 2000 Intel Corporation Gated multi-phase fixed duty cycle voltage regulator
6362608, Feb 01 2001 Maxim Integrated Products, Inc. Multi-phase switching converters and methods
6433527, Jun 01 2001 Maxim Integrated Products, Inc Phase failure detector for multi-phase switching regulators
6534960, Jun 18 2002 Texas Instruments Incorporated Multi-channel interleaved power converter with current sharing
6674274, Feb 08 2001 Analog Devices International Unlimited Company Multiple phase switching regulators with stage shedding
6678178, Oct 26 2000 02Micro International Limited DC-to-DC converter with improved transient response
6850045, Apr 29 2003 Texas Instruments Incorporated Multi-phase and multi-module power system with a current share bus
6873140, Jul 12 2002 STMicroelectronics, SRL Digital contoller for DC-DC switching converters
6912144, Aug 19 2004 International Rectifier Corporation Method and apparatus for adjusting current amongst phases of a multi-phase converter
6965219, Jun 28 2002 MICROSEMI CORP Method and apparatus for auto-interleaving synchronization in a multiphase switching power converter
7265522, Sep 04 2003 MARVELL INTERNATIONAL LTD; CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD Dynamic multiphase operation
7342383, Nov 07 2005 National Semiconductor Corporation Apparatus and method for smooth DCM-to-CCM transition in a multi-phase DC-DC converter
7414383, May 12 2006 Intel Corporation Multi-phase voltage regulator with phases ordered by lowest phase current
7456618, Oct 31 2005 Infineon Technologies Americas Corp Digital controller for a voltage regulator module
7602156, Nov 01 2005 AsusTek Computer Inc. Boost converter
7624291, Mar 31 2006 Intel Corporation Power optimized multi-mode voltage regulator
7729144, Apr 12 2007 Mitsubishi Electric Corporation DC/DC power conversion device
7888918, Aug 10 2006 Infineon Technologies Americas Corp Control circuit for multi-phase converter
7948222, Feb 05 2009 ATI Technologies ULC Asymmetric topology to boost low load efficiency in multi-phase switch-mode power conversion
7999519, Dec 11 2007 Dell Products L.P. Phase shedding converter with ripple minimization
7999520, Apr 23 2008 Dell Products L.P. Static phase shedding for voltage regulators based upon circuit identifiers
8294438, Jun 30 2007 Intel Corporation Circuit and method for phase shedding with reverse coupled inductor
8374008, Jul 13 2007 ROHM CO , LTD Power converter
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
May 24 2013Advanced Micro Devices, Inc.(assignment on the face of the patent)
May 24 2013ATI Technologies ULC(assignment on the face of the patent)
Date Maintenance Fee Events
Feb 22 2017ASPN: Payor Number Assigned.
Nov 08 2018M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Nov 22 2022M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Dec 27 20194 years fee payment window open
Jun 27 20206 months grace period start (w surcharge)
Dec 27 2020patent expiry (for year 4)
Dec 27 20222 years to revive unintentionally abandoned end. (for year 4)
Dec 27 20238 years fee payment window open
Jun 27 20246 months grace period start (w surcharge)
Dec 27 2024patent expiry (for year 8)
Dec 27 20262 years to revive unintentionally abandoned end. (for year 8)
Dec 27 202712 years fee payment window open
Jun 27 20286 months grace period start (w surcharge)
Dec 27 2028patent expiry (for year 12)
Dec 27 20302 years to revive unintentionally abandoned end. (for year 12)