In one embodiment, a non-volatile memory includes a first buffer that receives notification of power-down and outputs a first signal changed from a first value to a second value based on the notification, a first controlling unit that receives and outputs a command signal, a second controlling unit that generates and outputs a basic signal that has a third value when the command signal output from the first controlling unit indicates an active command and has a fourth value when the command signal indicates a command corresponding to a write back instruction or the first signal has the second value, a memory cell array in which memory cells are arrayed, and a sense amplifier circuit that reads data from the memory cell.

Patent
   RE46296
Priority
Aug 31 2009
Filed
Oct 12 2015
Issued
Jan 31 2017
Expiry
Aug 31 2030
Assg.orig
Entity
Large
0
21
currently ok
1. A non-volatile memory comprising:
a first buffer configured to receive a notification of a power-down and output a first signal changed from a first value to a second value based on the notification;
a first controlling unit configured to receive and output a command signal;
a second controlling unit configured to generate and output a basic signal that has a third value when the command signal output from the first controlling unit indicates an active command and has a fourth value when the command signal indicates a command corresponding to a write back instruction or the first signal has the second value;
a memory cell array comprising memory cells; and
a sense amplifier circuit configured to read data from the memory cell.
0. 31. A non-volatile memory comprising:
a first buffer configured to change a first signal from a first value to a second value based on a notification signal;
a first controlling unit configured to receive and output a command signal;
an address buffer configured to receive an address signal;
a second controlling unit configured to generate a basic signal based on the address signal, the first signal, and the command signal, the basic signal having a third value when the command signal output from the first controlling unit indicates an active command and a fourth value when the first signal has the second value;
a memory cell array comprising memory cells; and
a sense amplifier circuit configured to read data from the memory cell.
0. 21. A non-volatile memory comprising:
a first buffer configured to change a first signal from a first value to a second value based on a notification signal;
a first controlling unit configured to receive and output a command signal synchronized with a clock;
an address buffer configured to receive and output an address signal synchronized with the clock;
a second controlling unit configured to output a basic signal having a third value or a fourth value, wherein the value of the basic signal is provided based upon the values of the address signal, the first signal, and the command signal, the basic signal having the fourth value when the first signal has the second value when the second controlling unit receives the command signal and the address signal;
a memory cell array comprising memory cells; and
a sense amplifier circuit configured to read data from the memory cell.
14. A memory system comprising:
a non-volatile memory comprising a first buffer, a first controlling unit, a second controlling unit, a memory cell array comprising memory cells, and a sense amplifier circuit configured to read data from the memory cell array; and
a memory controller configured to output a first command signal corresponding to a read instruction and a second command signal corresponding to a write back instruction to the first controlling unit, and notify power-down to the first buffer when a source voltage is detected and the source voltage is less than a first value,
wherein the first buffer is configured to output a first signal changed from a first value to a second value based on the notification, and
the second controlling unit is configured to generate and output a basic signal that has a third value when the first controlling unit receives the first command signal and has a fourth value when the first controlling unit receives the second command signal or the first signal has the second value.
8. A non-volatile memory comprising:
a first buffer configured to receive a notification of a power-down and output a first signal changed from a first value to a second value based on the notification;
a first controlling unit configured to receive and output a command signal and generate and output a second signal that is changed from a third value to a fourth value with the reception of a write command and is changed from the fourth value to the third value after an elapse of a first time from the reception of write data;
a delaying unit configured to generate and output a third signal that is changed from a fifth value to a sixth value with the change of the first signal from the second value to the first value and is changed from the sixth value to the fifth value when the first signal is changed from the first value to the second value and the second signal has the third value;
a second controlling unit configured to generate and output a basic signal that has a seventh value when the command signal output from the first controlling unit indicates an active command, and has an eighth value when the command signal indicates a command corresponding to a write back instruction or the third signal has the fifth value;
a memory cell array comprising memory cells; and
a sense amplifier circuit configured to read data from the memory cell.
2. The non-volatile memory according to claim 1, further comprising a third controlling unit configured to control write back to the memory cell from which the data are read so as to be performed after an elapse of a first time from the time the basic signal has the third value and when the basic signal has the fourth value.
3. The non-volatile memory according to claim 1, further comprising:
a second buffer configured to generate and supply an inner clock signal and stop the supply of the inner clock signal with the change of the first signal from the first value to the second value; and
a third buffer configured to receive, hold, and output an address signal corresponding to data to be read or written,
wherein the sense amplifier circuit is configured to read data from the memory cell corresponding to the address signal.
4. The non-volatile memory according to claim 1, wherein the first buffer comprises a filter that removes noise.
5. The non-volatile memory according to claim 2, wherein the first time is longer than a time required for the sense amplifier circuit to read data from the memory cell.
6. The non-volatile memory according to claim 1, wherein the first buffer is configured to receive the notification via a CKE pin of a DDR interface.
7. The non-volatile memory according to claim 1, further comprising a power source stabilization capacitance as a backup power source that is configured to perform as a power supply for a second time when the first buffer receives the notification.
9. The non-volatile memory according to claim 8, further comprising a third controlling unit configured to control write back to the memory cell from which the data are read to be performed after an elapse of a second time from the time the basic signal has the seventh value and when the basic signal has the eighth value.
10. The non-volatile memory according to claim 8, further comprising:
a second buffer configured to generate and supply an inner clock signal and stop the supply of the inner clock signal with the change of the third signal from the sixth value to the fifth value; and
a third buffer configured to receive, hold, and output an address signal corresponding to data to be read or written,
wherein the sense amplifier circuit is configured to read data from the memory cell corresponding to the address signal.
11. The non-volatile memory according to claim 8, wherein the first buffer comprises a filter configured to remove noise.
12. The non-volatile memory according to claim 8, wherein the first buffer is configured to receive the notification via a CKE pin of a DDR interface.
13. The non-volatile memory according to claim 8, further comprising a power source stabilization capacitance as a backup power source that is configured to perform as a power supply for a third time when the first buffer receives the notification.
15. The memory system according to claim 14, further comprising a third controlling unit configured to control write back to the memory cell from which the data are read so as to be performed after an elapse of a second time from the time the basic signal has the third value and when the basic signal has the fourth value.
16. The memory system according to claim 14, wherein
the memory controller is configured to output an address signal corresponding to data to be read or written,
the non-volatile memory further comprises
a second buffer configured to generate and supply an inner clock signal and stop the supply of the inner clock signal with the change of the first signal from the first value to the second value, and
a third buffer is configured to receive, hold, and output the address signal, and
the sense amplifier circuit is configured to read data from the memory cell corresponding to the address signal.
17. The memory system according to claim 14, wherein the first buffer comprises a filter configured to remove noise.
18. The memory system according to claim 15, wherein the second time is longer than a time required for the sense amplifier circuit to read data from the memory cell.
19. The memory system according to claim 14, wherein the first buffer is configured to receive the notification via a CKE pin of a DDR interface.
20. The memory system according to claim 14, wherein the non-volatile memory further comprises a power source stabilization capacitance as a backup power source that performs power supply for a third time when the first buffer receives the notification.
0. 22. The non-volatile memory of claim 21, wherein the address signal designates a first part of the memory cell array.
0. 23. The non-volatile memory of claim 22, wherein the data read from a first part of the memory cell array by the sense amplifier circuit is written back to the first part of the memory cell array when the basic signal has the fourth value.
0. 24. The non-volatile memory of claim 22, wherein the first part of the memory cell array is not active once the basic signal has the fourth value.
0. 25. The non-volatile memory of claim 22, wherein the memory cell array further comprises a second part, and the second part of the memory cell array is active once the basic signal has the fourth value.
0. 26. The non-volatile memory of claim 21, wherein the memory cell array comprises a plurality of banks.
0. 27. The non-volatile memory of claim 26, wherein the address signal designates a bank within the plurality of banks.
0. 28. The non-volatile memory of claim 21, wherein the memory cell array is not accessed by the second controlling unit when the basic signal has the fourth value.
0. 29. The non-volatile memory of claim 21, wherein the basic signal has the third value when the command signal output from the first controlling unit indicates an active command.
0. 30. The non-volatile memory of claim 21, the basic signal has either of the third and fourth values when the first signal has the first value and has the fourth value when the first signal has the second value.
0. 32. The non-volatile memory of claim 31, wherein the second controlling unit is further configured to output the basic signal having the fourth value when the first signal has the second value.
0. 33. The non-volatile memory of claim 31, wherein the second controlling unit comprises a flip flop circuit and an AND circuit.
0. 34. The non-volatile memory of claim 31, further comprising a third controlling unit configured to write to a memory cell when the basic signal has the third value.
0. 35. The non-volatile memory of claim 34, wherein the third controlling unit is configured so as to only write to a memory cell when the first signal has the first value.
0. 36. The non-volatile memory of claim 35, wherein the third controlling unit comprises an OR circuit.
0. 37. The non-volatile memory of claim 31, further comprising a delay circuit interposed between the first buffer and the second controlling unit.
0. 38. The non-volatile memory of claim 37, wherein the delay circuit is configured to output a delay signal based on an input from the first buffer and an input from the first controlling unit.
0. 39. The non-volatile memory of claim 37, further comprising a third controlling unit configured to write to a memory cell after the first signal has changed from the first value to the second value.
0. 40. The non-volatile memory of claim 31, further comprising a second buffer configured to output a second buffer signal in response to the first signal and a clock signal input thereto.

This application is a continuation of U.S. application Ser. No. 12/873,119, filed Aug. 31, 2010, which is based upon and claims benefit of priority from Japanese Patent Application No. 2009-199536, filed Aug. 31, 2009, the entire contents of these applications are incorporated herein by reference.

Embodiments described herein relates generally to a ferroelectric random access memory and a memory system.

As a ferroelectric random access memory that reduces the area of a plate line driving circuit, a ferroelectric random access memory of a cell array type, a TC parallel type, and a unit series-connected type has been proposed (e.g., see D. Takashima et al., “High-density chain Ferroelectric random memory (CFeRAM)” in proc. VLSI Symp. June 1997, pp. 83-84). Both ends of a ferroelectric capacitor (C) are connected to the source and the drain of a cell transistor (T) to configure a unit. A plurality of unit cells is connected in series to configure a cell block.

The ferroelectric random access memory is a data destructive read type memory that takes out and reads the electric charge of the capacitor. To hold read data, as in the refresh operation of a DRAM, the data are required to be rewritten (written back) to a memory cell. However, in the event of power-down before performing rewrite during read of the data, the data remains destroyed and is lost.

FIG. 1 is a schematic block diagram of a memory system according to a first embodiment of the present invention;

FIG. 2 is a transition diagram of a source voltage and the signal of a CKE pin when power-down notification is performed;

FIG. 3 is a schematic block diagram of a ferroelectric random access memory according to the first embodiment;

FIG. 4 is a schematic block diagram of a memory cell array according to the first embodiment;

FIG. 5 is a diagram showing an example of the input signal and the output signal of a CKE buffer;

FIG. 6 is a schematic block diagram of a clock buffer according to the first embodiment;

FIG. 7 is a diagram showing an example of an inner clock signal;

FIG. 8 is a schematic block diagram of a second controlling unit according to the first embodiment;

FIG. 9A is a diagram showing a schematic configuration of a third controlling unit according to the first embodiment;

FIG. 9B is a diagram showing an example of output signal of the third controlling unit;

FIG. 10 is a transition diagram of the signals of the ferroelectric random access memory according to the first embodiment;

FIG. 11 is a schematic block diagram of the ferroelectric random access memory according to a second embodiment of the present invention; and

FIG. 12 is a transition diagram of the signals of the ferroelectric random access memory according to the second embodiment.

Certain embodiments provide a ferroelectric random access memory comprising a first buffer, a second buffer, a third buffer, a first controlling unit, a second controlling unit, a memory cell array, a sense amplifier circuit, and a third controlling unit. The first buffer receives notification of power-down and outputs a first signal changed from a first value to a second value based on the notification. The second buffer generates and supplies an inner clock signal and stops the supply of the inner clock signal with the change of the first signal from the first value to the second value. The third buffer receives, holds, and outputs an address signal corresponding to data to be read or written. The first controlling unit receives a command signal from outside of the memory and outputs the command signal to inside of the memory. The second controlling unit generates and outputs a basic signal that has a third value when the command signal output from the first controlling unit indicates a bank active command and has a fourth value when the command signal indicates a precharge command and the first signal has the second value. A memory cell including a ferroelectric capacitor and a cell transistor is arrayed in the memory cell array. The sense amplifier circuit reads data via a pair of bit lines from the memory cell corresponding to the address signal. The third controlling unit controls write back to the memory cell from which the data are read so as to be performed after an elapse of a predetermined time from the time the basic signal has the third value and when the basic signal has the fourth value.

Hereafter, embodiments of the present invention will be described with reference to the drawings.

The bank active of a bank active command, the precharge of a precharge command, and a write command used in the following description mean terms standardized and defined by JEDEC.

FIG. 1 shows the schematic configuration of a memory system according to a first embodiment of the present invention. The memory system has a memory controller 1, and a ferroelectric random access memory (FeRAM) 2. The memory controller 1 has an instantaneous power-down detection function, and provides notification of power-down to the ferroelectric random access memory 2 when the source voltage is below a predetermined value Vdown. In this embodiment, the ferroelectric random access memory 2 has a DDR interface, and power-down is notified using a CKE pin of the DDR interface. FIG. 2 shows an example of the transition of a source voltage and the signal of the CKE pin when power-down notification is performed. Power-down is notified by bringing the signal of the CKE pin to the low level.

FIG. 3 shows the schematic configuration of the ferroelectric random access memory 2. The ferroelectric random access memory 2 has a CKE pin 10, a CKE buffer 11, a clock pin 12, a clock buffer 13, an address pin 14, an address buffer 15, a command pin 16, a first controlling unit 17, a second controlling unit 18, and a memory area MA. The ferroelectric random access memory 2 also has a power source stabilization capacitance (not shown) that takes a capacitance as a backup power source into consideration and can be operated for a fixed time in the event of power-down. As shown in FIG. 1, the power source stabilization capacitance may be provided as a power source stabilization capacitance inside the chip of the ferroelectric random access memory 2 or may be provided as a power source stabilization capacitance or a battery outside the chip on the power source line of the ferroelectric random access memory 2.

The memory area MA is divided into a plurality of banks and can be accessed in parallel. Here, as an example, the memory area MA is divided into four banks 20 to 23. Each of the banks has a third controlling unit 30.

FIG. 4 shows an example of the memory cell array of the memory area MA. One memory cell MC has a ferroelectric capacitor C and a cell transistor Tr that are connected in parallel. In this example, eight memory cells MC are connected in series to configure cell blocks MCB0 and MCB1. FIG. 4 shows the two cell blocks MCB0 and MCB1 connected to a pair of bit lines BL and /BL.

One end of the cell block MCB0 or MCB1 is connected to the bit line BL or /BL via a block selection transistor BST0 or BST1. The other end of the cell block MCB0 or MCB1 is connected to a plate line PL or /PL. The gates of the cell transistors Tr of the cell blocks MCB0 and MCB1 are connected to word lines WL0 to WL7. An equalize circuit 40, a sense amplifier circuit SA that detects and amplifies read data, and a column gate 42 are connected to the bit lines BL and /BL. A plate line driving circuit PD is connected to the plate lines PL and /PL. The column gate 42 is controlled by a column decoder (not shown).

A row decoder circuit RD that selects and drives the word line is connected to the word lines WL0 to WL7. The gates of block selection transistors BST0 and BST1 are connected to a block selection circuit BS that selects the cell block reading data.

Read data are output to an I/O terminal (not shown) via transistors 44 and 46 configuring the column gate 42, data lines LDQ and /LDQ, and a data buffer (not shown). Write data input from the I/O terminal are transferred via the data buffer to the sense amplifier circuit SA of the column selected by the column gate 42 and is written into the selected memory cell MC.

As shown in FIG. 3, the CKE buffer 11 generates an inner signal CKEIN from a signal received via the CKE pin 10, and outputs it to the clock buffer 13, the address buffer 15, the first controlling unit 17, and the second controlling unit 18. The clock buffer 13, the address buffer 15, and the first controlling unit 17 are enabled when the signal CKEIN is at the high level and are disabled when it is at the low level, thereby reducing power consumption.

The CKE buffer 11 has a noise filter (not shown) that filters a pulse of about several ns as noise. FIG. 5 shows an example of the reception signal and the inner signal CKEIN generated of the CKE buffer 11.

The clock buffer 13 receives clock signals CLK and #CLK via the CLK pin 12. The clock buffer 13 uses the clock signals CLK and #CLK and the signal CKEIN to generate an inner clock signal CLKIN. The clock buffer 13 outputs the generated inner clock signal CLKIN to the CKE buffer 11, the address buffer 15, the first controlling unit 17, and the second controlling unit 18.

FIG. 6 shows an example of the configuration of the clock buffer 13. The clock buffer 13 of such configuration generates the inner clock signal CLKIN as shown in FIG. 7. With the transition of the signal CKEIN to the low level, the inner clock signal CLKIN is fixed to the low level to stop clock supply into the chip.

The address buffer 15 receives an address signal corresponding to data to be read/written from/into the memory controller 1 via the address pin 14, and outputs it to the second controlling unit 18.

The first controlling unit 17 receives a command signal from the memory controller 1 via the command pin 16, and outputs it to the second controlling unit 18.

The second controlling unit 18 generates a basic signal BANK# based on the signal CKEIN output from the CKE buffer 11 and the command signal output from the first controlling unit 17, and outputs it to the third controlling unit 30 of each of the banks. The basic signal BANK# is brought to the high level when a bank active command is given, and is brought to the low level when a bank precharge command is given. When the signal CKEIN is at the low level, the basic signal BANK# is brought to the low level.

FIG. 8 shows an example of the circuit configuration of the second controlling unit 18 that generates such basic signal BANK#. The values' of the bank active command and the bank precharge command are given to a flip-flop 80. The output of the flip-flop 80 and the signal CKEIN are given to an AND circuit 82. The basic signal BANK# is output from the AND circuit 82.

The second controlling unit 18 latches the row address of each of the banks according to the bank address at the time of the bank active command, and outputs it to the row decoder circuit RD. The second controlling unit 18 outputs the column address to the column decoder.

The second controlling unit 18 performs these controls by clock synchronization. When the signal CKEIN is brought to the low level, the basic signal BANK# is changed to the low level asynchronously.

The third controlling unit 30 has an RC delaying circuit (not shown), and generates a timer signal BANKTIMER that is brought to the high level on the rising edge of the basic signal BANK# and is brought to the low level after it maintains the high level for a predetermined time. Here, the predetermined time in which the timer signal BANKTIMER maintains the high level is longer than a time necessary for reading (transferring) data from the memory cell to be read/written to the sense amplifier circuit SA.

As shown in FIG. 9A, the third controlling unit has an OR circuit 90 that inputs the basic signal BANK# and the timer signal BANKTIMER, and outputs a signal BNK. As shown in FIG. 9B, the signal BNK is brought to the high level with the rise of the basic signal BANK#, and is changed to the low level when both the basic signal BANK# and the timer signal BANKTIMER are brought to the low level.

With the change from the low level to the high level of the signal BNK, each of the banks transfers data of the memory cell MC to the sense amplifier circuit SA. With the change of the signal BNK from the high level to the low level, each of the banks writes back the data held by the sense amplifier circuit SA to the memory cell MC.

When the source voltage is below the predetermined value Vdown and power-down is notified from the memory controller 1, the signal CKEIN is brought to the low level and the basic signal BANK# is brought to the low level. When the data of the sense amplifier circuit SA are written back to the memory cell MC immediately after the basic signal BANK# is brought to the low level, all the data of the memory cell MC cannot be transferred to the sense amplifier circuit SA in the event of power-down immediately following the bank active command. Thus, the data can be lost.

However, in this embodiment, after the timer signal BANKTIMER is brought to the low level, the data of the sense amplifier circuit SA are written back to the memory cell MC. All the data of the memory cell MC is transferred to the sense amplifier circuit SA and is then written back so that data loss can be prevented.

FIG. 10 shows an example of the transition of each signal in this embodiment. With the change of the signal BNK from the high level to the low level, the voltage of the plate line PL is changed from the high level to the low level to perform write (write back) to the memory cell MC.

In this embodiment, upon notification of power-down, after the data of the memory cell MC is transferred to the sense amplifier circuit SA, the data is written back to the memory cell MC so that data maintainability against instantaneous power-down can be improved.

In this embodiment, the example in which the CKE pin is used for notifying power-down from the memory controller 1 to the ferroelectric random access memory 2 has been described. An additionally set pin, not the CKE pin, may be used.

FIG. 11 shows the schematic configuration of the ferroelectric random access memory 2 according to a second embodiment of the present invention. In this embodiment, in the event of power-down during writing of data, the data can be maintained.

The ferroelectric random access memory according to this embodiment has a delaying unit 110 provided in the ferroelectric random access memory according to the first embodiment shown in FIG. 3. The delaying unit 110 generates a signal CKEDLY based on the signal CKEIN received from the CKE buffer 11 and a signal PERIACT received from the first controlling unit 17. The delaying unit 110 outputs the generated signal CKEDLY to the CKE buffer 11, the address buffer 15, the first controlling unit 17, and the second controlling unit 18. The clock buffer 13, the address buffer 15, and the first controlling unit 17 are enabled when the signal CKEDLY is at the high level and are disabled when it is at the low level, thereby reducing power consumption.

The first controlling unit 17 generates a signal CSL that rises after an elapse of a predetermined time from the reception of write data to become a write trigger to the sense amplifier circuit SA. The signal CSL is changed to the low level after an elapse of a predetermined time from rise. The signal PERIACT is changed to the high level with the input of a write command, and is changed to the low level with the change of the signal CSL to the low level.

The delaying unit 110 changes the signal CKEDLY to the high level when the signal CKEIN is changed to the high level. The delaying unit 110 changes the signal CKEDLY to the low level with the change of the signal PERIACT to the low level.

The second controlling unit 18 generates the basic signal BANK# using the signal CKEDLY.

FIG. 12 shows an example of the transition of each signal in this embodiment. When power-down is notified during write of data (the CKE is brought to the low level) after a write command is issued from the memory controller to the ferroelectric random access memory, the signal CKEDLY maintains the high level until write is ended and is brought to the low level after the completion of write. After the write data are stored in the sense amplifier circuit SA, write (write back) to the memory cell MC is performed.

In this embodiment, data maintainability against instantaneous power-down during write of data can be improved.

The above embodiment is applicable, not only to the ferroelectric random access memory, but also to other destructive read type nonvolatile memory.

While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.

Takizawa, Ryousuke

Patent Priority Assignee Title
Patent Priority Assignee Title
5574679, Oct 27 1994 NEC Corporation Memory data protection for a ferroelectric memory
5850231, Apr 13 1993 Intellectual Ventures Holding 56 LLC Electronic device having ferroelectric memory
5943257, Jul 16 1997 SAMSUNG ELECTRONICS CO , LTD Ferroelectric memory device and data protection method thereof
6262939, Mar 12 1999 Longitude Licensing Limited Semiconductor integrated circuit device
6525956, Jul 17 2000 Matsushita Electric Industrial Co., Ltd. Ferroelectric capacitor memory
6566698, May 26 2000 Sony Corporation Ferroelectric-type nonvolatile semiconductor memory and operation method thereof
7072218, Aug 31 2001 Renesas Electronics Corporation Semiconductor integrated circuit, semiconductor non-volatile memory, memory card, and microcomputer
7075811, Aug 23 2001 BGB ENTERPRISES, LLC Memory system and semiconductor integrated circuit
7366035, Nov 26 2004 Seiko Epson Corporation Ferroelectric memory and method of driving the same
7457161, Jun 14 2004 Renesas Electronics Corporation; NEC Electronics Corporation Nonvolatile memory apparatus
8174917, Aug 10 2006 SOCIONEXT INC Semiconductor memory for disconnecting a bit line from sense amplifier in a standby period and memory system including the semiconductor memory
8208320, Mar 30 2009 Kioxia Corporation Semiconductor device having reset command
8274843, Feb 18 2009 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Semiconductor device having nonvolatile memory element and data processing system including the same
20010014051,
20030223266,
20040042253,
20060146592,
20070274132,
20100246280,
JP2007066340,
JP2007066374,
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 12 2015Kabushiki Kaisha Toshiba(assignment on the face of the patent)
Jun 30 2017Kabushiki Kaisha ToshibaTOSHIBA MEMORY CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0431940647 pdf
Aug 01 2018TOSHIBA MEMORY CORPORATIONK K PANGEAMERGER SEE DOCUMENT FOR DETAILS 0556590471 pdf
Aug 01 2018K K PANGEATOSHIBA MEMORY CORPORATIONCHANGE OF NAME AND ADDRESS0556690401 pdf
Oct 01 2019TOSHIBA MEMORY CORPORATIONKioxia CorporationCHANGE OF NAME AND ADDRESS0556690001 pdf
Date Maintenance Fee Events
Mar 30 2017M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Mar 31 2021M1552: Payment of Maintenance Fee, 8th Year, Large Entity.


Date Maintenance Schedule
Jan 31 20204 years fee payment window open
Jul 31 20206 months grace period start (w surcharge)
Jan 31 2021patent expiry (for year 4)
Jan 31 20232 years to revive unintentionally abandoned end. (for year 4)
Jan 31 20248 years fee payment window open
Jul 31 20246 months grace period start (w surcharge)
Jan 31 2025patent expiry (for year 8)
Jan 31 20272 years to revive unintentionally abandoned end. (for year 8)
Jan 31 202812 years fee payment window open
Jul 31 20286 months grace period start (w surcharge)
Jan 31 2029patent expiry (for year 12)
Jan 31 20312 years to revive unintentionally abandoned end. (for year 12)