The present invention provides a method for plasma dicing a substrate, the method comprising providing a process chamber having a wall; providing a plasma source adjacent to the wall of the process chamber; providing a work piece support within the process chamber; placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate; loading the work piece onto the work piece support; applying a tensional force to the support film; clamping the work piece to the work piece support; generating a plasma using the plasma source; and etching the work piece using the generated plasma.
|
28. A method for plasma dicing a substrate, the method comprising:
providing a process chamber having a wall;
providing a plasma source adjacent to the wall of the process chamber;
providing a work piece support within the process chamber;
placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate, the work piece having a first tensional force in the support film;
loading the work piece onto the work piece support;
applying a second tensional force to the support film;
generating a plasma using the plasma source; and
etching the work piece using the generated plasma, the frame not being in contact with a cover ring during the etching step.
42. A method for plasma dicing a substrate, the method comprising:
providing a process chamber having a wall;
providing a plasma source adjacent to the wall of the process chamber;
providing a work piece support within the process chamber;
placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate;
loading the work piece onto the work piece support;
positioning the frame non-coplanar to the substrate on the work piece support;
clamping the work piece to the work piece support;
generating a plasma using the plasma source; and
etching the work piece using the generated plasma, the frame not being in contact with a cover ring during the etching step.
26. A method for plasma dicing a substrate, the method comprising:
providing a process chamber having a wall;
providing a plasma source adjacent to the wall of the process chamber;
providing a work piece support within the process chamber;
placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate;
loading the work piece onto the work piece support;
positioning the frame non-coplanar to the substrate on the work piece support;
supporting the substrate by a clamp and supporting the frame by a lift mechanism;
clamping the work piece to the work piece support;
generating a plasma using the plasma source; and
etching the work piece using the generated plasma.
27. A method for plasma dicing a substrate, the method comprising:
providing a process chamber having a wall;
providing a plasma source adjacent to the wall of the process chamber;
providing a work piece support within the process chamber;
placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate;
loading the work piece onto the work piece support;
positioning the frame non-coplanar to the substrate on the work piece support;
supporting the support film by the work piece support and supporting the frame by a lift mechanism;
clamping the work piece to the work piece support;
generating a plasma using the plasma source; and
etching the work piece using the generated plasma.
41. A method for plasma dicing a plurality of substrates, the method comprising:
providing a process chamber having a wall;
providing a plasma source adjacent to the wall of the process chamber;
providing a work piece support within the process chamber;
placing a work piece onto the work piece support, said work piece having a support film, a frame and the plurality of substrates;
positioning the frame non-coplanar to the plurality of substrates on the work piece support;
loading the work piece onto the work piece support;
clamping the work piece to the work piece support;
generating a plasma using the plasma source; and
etching the work piece using the generated plasma, the frame not being in contact with a cover ring during the etching step.
1. A method for plasma dicing a substrate, the method comprising:
providing a process chamber having a wall;
providing a plasma source adjacent to the wall of the process chamber;
providing a work piece support within the process chamber;
placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate, the work piece having a first tensional force in the support film;
loading the work piece onto the work piece support;
clamping the work piece to the work piece support;
applying a second tensional force to the support film by actuating a process kit to apply a force to the frame, said second tensional force being applied before the clamping step;
generating a plasma using the plasma source; and
etching the work piece using the generated plasma.
17. A method for plasma dicing a substrate, the method comprising:
providing a process chamber having a wall;
providing a plasma source adjacent to the wall of the process chamber;
providing a work piece support within the process chamber;
placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate;
loading the work piece onto the work piece support;
positioning the bottom of the frame to be non-coplanar with the bottom of the substrate;
clamping the work piece to the work piece support;
supporting the support film by the work piece support while a portion of the frame extends beyond an outer edge of the work piece support;
generating a plasma using the plasma source; and
etching the work piece using the generated plasma while the portion of the frame that extends beyond the outer edge of the work piece support is not held by an additional support such that the weight of the frame contributes to a tensioning force to the support film during the etching step.
2. The method according to
3. The method according to
4. The method according to
5. The method according to
6. The method according to
8. The method according to
9. The method according to
10. The method according to
11. The method according to
12. The method according to
13. The method according to
14. The method according to
15. The method according to
16. The method according to
18. The method according to
19. The method according to
20. The method according to
21. The method according to
22. The method according to
23. The method according to
24. The method according to
25. The method according to
29. The method according to
30. The method according to
31. The method according to
32. The method according to
33. The method according to
38. The method according to
39. The method according to
40. The method according to
|
This application claims priority from and is related to commonly owned U.S. Provisional Patent Application Ser. No. 61/452,450 filed Mar. 14, 2011, entitled: Apparatus for Plasma Dicing a Semi-conductor Wafer, this Provisional Patent Application incorporated by reference herein. This application is a continuation-in-part of co-pending patent application Ser. No. 13/412,119 filed on Mar. 5, 2012, entitled: Method and Apparatus for Plasma Dicing a Semi-conductor Wafer, the contents of which are incorporated herein.
The invention relates to the use of an apparatus for the formation of individual device chips from a semi-conductor wafer, and in particular to an apparatus which uses plasma etching to separate the wafer into individual die.
Semi-conductor devices are fabricated on substrates which are in the form of thin wafers. Silicon is commonly used as the substrate material, but other materials, such as III-V compounds (for example GaAs and InP) are also used. In some instances (for example, the manufacture of LED's) the substrate is a sapphire or silicon carbide wafer on which a thin layer of a semi-conducting material is deposited. The size of such substrates ranges from 2 inches and 3 inches up to 200 mm, 300 mm, and 450 mm diameter and many standards exist (e.g., SEMI) to describe such substrate sizes.
Plasma etching equipment is used extensively in the processing of these substrates to produce semi-conductor devices. Such equipment typically includes a vacuum chamber fitted with a high density plasma source such as Inductively Coupled Plasma (ICP) which is used to ensure high etch rates, necessary for cost-effective manufacturing. In order to remove the heat generated during the processing, the substrate is typically clamped to a cooled support. A cooling gas (typically Helium) is maintained between the substrate and the support to provide a thermal conductance path for heat removal. A mechanical clamping mechanism, in which a downward force is applied to the top side of the substrate, may be used, though this may cause contamination due to the contact between the clamp and the substrate. More frequently an Electrostatic chuck (ESC) is used to provide the clamping force.
Numerous gas chemistries appropriate to the material to be etched have been developed. These frequently employ a halogen (Fluorine, Chlorine, Bromine, or Iodine) or halogen-containing gas together with additional gases added to improve the quality of the etch (for example, etch anisotropy, mask selectivity and etch uniformity). Fluorine containing gases, such as SF6, F2 or NF3 are used to etch silicon at a high rate. In particular, a process (Bosch or time division multiplexed “TDM”) which alternates a high rate silicon etch step with a passivation step to control the etch sidewall, is commonly used to etch deep features into silicon. Chlorine and Bromine containing gases are commonly used to etch III-V materials.
Plasma etching is not limited to semiconducting substrates and devices. The technique may be applied to any substrate type where a suitable gas chemistry to etch the substrate is available. Other substrate types may include carbon containing substrates (including polymeric substrates), ceramic substrates (e.g., AlTiC and sapphire), metal substrates, and glass substrates.
To ensure consistent results, low breakage and ease of operation, robotic wafer handling is typically used in the manufacturing process. Handlers are designed to support the wafers with minimal contact, to minimize possible contamination and reduce the generation of particulates. Edge contact alone, or underside contact close to the wafer edge at only a few locations (typically within 3-6 mm of the wafer edge) is generally employed. Handling schemes, which include wafer cassettes, robotic arms and within process chamber fixtures including the wafer support and ESC, are designed to handle the standard wafer sizes as noted previously.
After fabrication on the substrate, the individual devices (die or chips) are separated from each other prior to packaging or being employed in other electronic circuitry. For many years, mechanical means have been used to separate the die from each other. Such mechanical means have included breaking the wafer along scribe lines aligned with the substrate crystal axis or by using a high speed diamond saw to saw into or through the substrate in a region (streets) between the die. More recently, lasers have been used to facilitate the scribing process.
Such mechanical wafer dicing techniques have limitations which affect the cost effectiveness of this approach. Chipping and breakage along the die edges can reduce the number of good die produced, and becomes more problematic as wafer thicknesses decrease. The area consumed by the saw bade (kerf) may be greater than 100 microns which is valuable area not useable for die production. For wafers containing small die (e.g., individual semiconductor devices with a die size of 500 microns×500 microns) this can represent a loss of greater than 20%. Further, for wafers with many small die and hence numerous streets, the dicing time is increased, and productivity decreased, since each street is cut individually. Mechanical means are also limited to separation along straight lines and the production of square or oblong shaped chips. This may not represent the underlying device topology (e.g., a high power diode is round) and so the rectilinear die format results in significant loss of useable substrate area. Laser dicing also has limitations by leaving residual material on the die surface or inducing stress into the die.
It is important to note that both sawing and laser dicing techniques are essentially serial operations. Consequently, as device sizes decrease, the time to dice the wafer increases in proportion to the total dicing street length on the wafer.
Recently plasma etching techniques have been proposed as a means of separating die and overcoming some of these limitations. After device fabrication, the substrate is masked with a suitable mask material, leaving open areas between the die. The masked substrate is then processed using a reactive-gas plasma which etches the substrate material exposed between the die. The plasma etching of the substrate may proceed partially or completely through the substrate. In the case of a partial plasma etch, the die are separated by a subsequent cleaving step, leaving the individual die separated. The technique offers a number of benefits over mechanical dicing:
1) Breakage and chipping is reduced;
2) The kerf dimensions can be reduced to well below 20 microns;
3) Processing time does not increase significantly as the number of die increases;
4) Processing time is reduced for thinner wafers; and
5) Die topology is not limited to a rectilinear format.
After device fabrication, but prior to die separation, the substrate may be thinned by mechanical grinding or similar process down to a thickness of a few hundred microns, or even less than a hundred microns.
Prior to the dicing process, the substrate is typically mounted on a dicing fixture. This fixture is typically comprised of a rigid frame that supports an adhesive membrane. The substrate to be diced is adhered to the membrane. This fixture holds the separated die for subsequent downstream operations. Most tools used for wafer dicing (saws or laser based tools) are designed to handle substrates in this configuration and a number of standard fixtures have been established; however, such fixtures are very different from the substrates which they support. Though such fixtures are optimized for use in current wafer dicing equipment, they cannot be processed in equipment which has been designed to process standard substrates. Thus, current automated plasma etching equipment is not suitable for processing substrates fixtured for dicing and it is difficult to realize the benefits that plasma etch techniques should have for die separation.
Some groups have contemplated using plasma to singulate die from wafer substrates. U.S. Pat. No. 6,642,127 describes a plasma dicing technique in which the substrate wafer is first attached to a carrier wafer via an adhesive material, before plasma processing in equipment designed for processing silicon wafers. This technique proposes adapting the form factor of the substrate to be diced to be compatible with standard wafer processing equipment. While this technique allows standard plasma equipment to dice the wafer, the proposed technique will not be compatible with standard equipment downstream of the dicing operation. Additional steps would be required to either adapt the downstream equipment or revert the substrate form factor for standard downstream equipment.
U.S. Patent Application 2010/0048001 contemplates the use of a wafer adhered to a thin membrane and supported within a frame. However, in the 2010/0048001 application, the masking process is achieved by adhering a mask material to the backside of the wafer and using a laser to define the etch streets prior to plasma processing. In contrast to standard dicing techniques which singulate the substrate from the front side, this technique introduces additional complex and expensive steps which may negate some of the advantages of plasma dicing. It also requires the additional demand of aligning the backside mask with the front side device pattern.
Therefore, what is needed is a plasma etching apparatus which can be used for dicing a semiconductor substrate into individual die and which is compatible with the established wafer dicing technique of handling a substrate mounted on tape and supported in a frame, and which is also compatible with standard front side masking techniques.
Nothing in the prior art provides the benefits attendant with the present invention.
Therefore, it is an object of the present invention to provide an improvement which overcomes the inadequacies of the prior art devices and which is a significant contribution to the advancement to the dicing of semiconductor substrates using a plasma etching apparatus.
Another object of the present invention is to provide a method for plasma dicing a substrate, the method comprising: providing a process chamber having a wall; providing a plasma source adjacent to the wall of the process chamber; providing a work piece support within the process chamber; placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate; loading the work piece onto the work piece support; applying a tensional force to the support film; clamping the work piece to the work piece support; generating a plasma using the plasma source; and etching the work piece using the generated plasma.
Yet another object of the present invention is to provide a method for plasma dicing a substrate, the method comprising: providing a process chamber having a wall; providing a plasma source adjacent to the wall of the process chamber; providing a work piece support within the process chamber; placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate; loading the work piece onto the work piece support; positioning the frame non-coplanar to the substrate on the work piece support; clamping the work piece to the work piece support; generating a plasma using the plasma source; and etching the work piece using the generated plasma.
Still yet another object of the present invention is to provide a method for plasma dicing a substrate, the method comprising: providing a process chamber having a wall; providing a plasma source adjacent to the wall of the process chamber; providing a work piece support within the process chamber; placing a work piece onto the work piece support, said work piece having a support film, a frame and the substrate; loading the work piece onto the work piece support; applying a tensional force to the support film; generating a plasma using the plasma source; and etching the work piece using the generated plasma.
Another object of the present invention is to provide a method for plasma dicing a plurality of substrates, the method comprising: providing a process chamber having a wall; providing a plasma source adjacent to the wall of the process chamber; providing a work piece support within the process chamber; placing a work piece onto the work piece support, said work piece having a support film, a frame and the plurality of substrates; loading the work piece onto the work piece support; clamping the work piece to the work piece support; generating a plasma using the plasma source; and etching the work piece using the generated plasma.
The foregoing has outlined some of the pertinent objects of the present invention. These objects should be construed to be merely illustrative of some of the more prominent features and applications of the intended invention. Many other beneficial results can be attained by applying the disclosed invention in a different manner or modifying the invention within the scope of the disclosure. Accordingly, other objects and a fuller understanding of the invention may be had by referring to the summary of the invention and the detailed description of the preferred embodiment in addition to the scope of the invention defined by the claims taken in conjunction with the accompanying drawings.
The present invention describes a plasma processing apparatus which allows for plasma dicing of a semiconductor substrate. After device fabrication and wafer thinning, the front side (circuit side) of the substrate is masked using conventional masking techniques which protects the circuit components and leaves unprotected areas between the die. The substrate is mounted on a thin tape which is supported within a rigid frame. The substrate/tape/frame assembly is transferred into a vacuum processing chamber and exposed to reactive gas plasma where the unprotected areas between the die are etched away. During this process, the frame and tape are protected from damage by the reactive gas plasma. The processing leaves the die completely separated. After etching, the substrate/tape/frame assembly is additionally exposed to plasma which removes potentially damaging residues from the substrate surface. After transfer of the substrate/tape/frame assembly out of the process chamber, the die are removed from the tape using well known techniques and are then further processed (e.g., packaged) as necessary.
Another feature of the present invention is to provide a method for plasma dicing a substrate. The substrate can have a semiconducting layer such as Silicon and/or the substrate can have a III-V layer such as GaAs. The substrate can have a protective layer such as a photoresist layer that is patterned on a circuit side of the substrate. A process chamber having a wall with a plasma source adjacent to the wall of the process chamber is provided. The plasma source can be a high density plasma source. A vacuum pump in fluid communication with the process chamber and a gas inlet in fluid communication with the process chamber can be provided. A work piece support within the process chamber is provided. A work piece is formed by placing the substrate on a carrier support. The work piece can be formed by adhering the substrate to a support film and then mounting the substrate with the support film to a frame. The support film can have a polymer layer and/or a conductive layer. The support film can be standard dicing tape. The frame can have a conductive layer and/or a metal layer. The work piece is then loaded onto the work piece support for plasma processing. An RF power source can be coupled to the work piece support to create a plasma around the work piece. A tensional force is applied to the support film. The tensional force can be applied to the frame. The tensional force can be a mechanical force, a magnetic force and/or an electrical force. The support film can be elastically deformed by the tensional force. The support film cannot be plastically deformed by the tensional force. A heat transfer fluid can be introduced between the support film and the work piece. The heat transfer fluid can be a gas such as helium. The fluid pressure can be greater than one Torr and can be less than thirty Torr. An electrostatic or mechanical chuck can be incorporated into the work piece support whereby the chuck can clamp the support film to the chuck. The clamping of the work piece can be performed after the tensional force is applied to the support film. The tensional force that is applied to the support film can be changed after the support film is clamped. The tensional force that is applied to the support film can be removed after the support film is clamped. The pressure within the process chamber can be reduced through the vacuum pump and a process gas can be introduced into the process chamber through the gas inlet. A plasma is generated through the plasma source whereby the work piece is etched through the generated plasma. A vacuum compatible transfer module can be provided that communicates with the process chamber. The work piece can be loaded onto a transfer arm in the vacuum compatible transfer module whereby the process chamber is maintained under vacuum during a transfer of the work piece from the vacuum compatible transfer module to the process chamber.
Yet another object of the present invention is to provide a method for plasma dicing a substrate. The substrate can have a semiconducting layer such as Silicon and/or the substrate can have a III-V layer such as GaAs. The substrate can have a protective layer such as a photoresist layer that is patterned on a circuit side of the substrate. A process chamber having a wall with a plasma source adjacent to the wall of the process chamber is provided. The plasma source can be a high density plasma source. A vacuum pump in fluid communication with the process chamber and a gas inlet in fluid communication with the process chamber can be provided. A work piece support within the process chamber is provided. A work piece is formed by placing the substrate on a carrier support. The work piece can be formed by adhering the substrate to a support film and then mounting the substrate with the support film to a frame. The support film can have a polymer layer and/or a conductive layer. The support film can be standard dicing tape. The frame can have a conductive layer and/or a metal layer. The work piece is then loaded onto the work piece support for plasma processing. An RF power source can be coupled to the work piece support to create a plasma around the work piece. The frame is positioned non-coplanar to the substrate on the work piece support. The support film can contact a first surface of the substrate. The support film can contact a second surface of the frame. The substrate can be positioned above the frame during the positioning step. The first surface of the substrate can be positioned non-coplanar to the second surface of the frame during the positioning step. The first surface of the substrate can be positioned above the second surface of the frame. The substrate can be supported by the work piece support and the frame can be supported by the work piece support. The substrate can be supported by the clamp and the frame can be supported by a process kit. The substrate can be supported by a clamp and the frame can be supported by a lift mechanism. The support film can be supported by the work piece support and the frame can be unsupported. An inner diameter of the frame can be greater than an outer diameter of the work piece support. The support film can be supported by the work piece support and the frame can be supported by a lift mechanism. The clamp can be an electrostatic chuck or a mechanical chuck which can be incorporated into the work piece support. The pressure within the process chamber can be reduced through the vacuum pump and a process gas can be introduced into the process chamber through the gas inlet. A plasma is generated through the plasma source whereby the work piece is etched through the generated plasma. A vacuum compatible transfer module can be provided that communicates with the process chamber. The work piece can be loaded onto a transfer arm in the vacuum compatible transfer module whereby the process chamber is maintained under vacuum during a transfer of the work piece from the vacuum compatible transfer module to the process chamber.
Still yet another object of the present invention is to provide a method for plasma dicing a substrate. The substrate can have a semiconducting layer such as Silicon and/or the substrate can have a III-V layer such as GaAs. The substrate can have a protective layer such as a photoresist layer that is patterned on a circuit side of the substrate. A process chamber having a wall with a plasma source adjacent to the wall of the process chamber is provided. The plasma source can be a high density plasma source. A vacuum pump in fluid communication with the process chamber and a gas inlet in fluid communication with the process chamber can be provided. A work piece support within the process chamber is provided. A work piece is formed by placing the substrate on a carrier support. The work piece can be formed by adhering the substrate to a support film and then mounting the substrate with the support film to a frame. The support film can have a polymer layer and/or a conductive layer. The support film can be standard dicing tape. The frame can have a conductive layer and/or a metal layer. The work piece is then loaded onto the work piece support for plasma processing. An RF power source can be coupled to the work piece support to create a plasma around the work piece. A tensional force is applied to the support film. The tensional force can be applied to the frame. The tensional force can be a mechanical force, a magnetic force and/or an electrical force. The support film can be elastically deformed by the tensional force. The support film cannot be plastically deformed by the tensional force. A heat transfer fluid can be introduced between the support film and the work piece. The heat transfer fluid can be a gas such as helium. The fluid pressure can be greater than one Torr and can be less than thirty Torr. The pressure within the process chamber can be reduced through the vacuum pump and a process gas can be introduced into the process chamber through the gas inlet. A plasma is generated through the plasma source whereby the work piece is etched through the generated plasma. A vacuum compatible transfer module can be provided that communicates with the process chamber. The work piece can be loaded onto a transfer arm in the vacuum compatible transfer module whereby the process chamber is maintained under vacuum during a transfer of the work piece from the vacuum compatible transfer module to the process chamber.
Another object of the present invention is to provide a method for plasma dicing a plurality of substrates. The plurality of substrates can have a semiconducting layer such as Silicon and/or the substrates can have a III-V layer such as GaAs. The plurality of substrates can have a protective layer such as a photoresist layer that is patterned on a circuit side of the substrate. A process chamber having a wall with a plasma source adjacent to the wall of the process chamber is provided. The plasma source can be a high density plasma source. A vacuum pump in fluid communication with the process chamber and a gas inlet in fluid communication with the process chamber can be provided. A work piece support within the process chamber is provided. A work piece is formed by placing the plurality of substrates on a carrier support. The work piece can be formed by adhering the plurality of substrates to a support film and then mounting the plurality of substrates with the support film to a frame. The support film can have a polymer layer and/or a conductive layer. The support film can be standard dicing tape. The frame can have a conductive layer and/or a metal layer. The work piece is then loaded onto the work piece support for plasma processing. An RF power source can be coupled to the work piece support to create a plasma around the work piece. A tensional force can be applied to the support film. The tensional force can be applied to the frame. The tensional force can be a mechanical force, a magnetic force and/or an electrical force. The support film can be elastically deformed by the tensional force. The support film cannot be plastically deformed by the tensional force. A heat transfer fluid can be introduced between the support film and the work piece. The heat transfer fluid can be a gas such as helium. The fluid pressure can be greater than one Torr and can be less than thirty Torr. An electrostatic or mechanical chuck can be incorporated into the work piece support whereby the chuck can clamp the support film to the chuck. The clamping of the work piece can be performed after the tensional force is applied to the support film. The tensional force that is applied to the support film can be changed after the support film is clamped. The tensional force that is applied to the support film can be removed after the support film is clamped. The pressure within the process chamber can be reduced through the vacuum pump and a process gas can be introduced into the process chamber through the gas inlet. A plasma is generated through the plasma source whereby the work piece is etched through the generated plasma. A vacuum compatible transfer module can be provided that communicates with the process chamber. The work piece can be loaded onto a transfer arm in the vacuum compatible transfer module whereby the process chamber is maintained under vacuum during a transfer of the work piece from the vacuum compatible transfer module to the process chamber.
The foregoing has outlined rather broadly the more pertinent and important features of the present invention in order that the detailed description of the invention that follows may be better understood so that the present contribution to the art can be more fully appreciated. Additional features of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and the specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
Similar reference characters refer to similar parts throughout the several views of the drawings.
A typical semiconductor substrate after device fabrication is illustrated in
In the present invention, as is shown in a cross sectional view in
The substrate (1) may be thinned, typically by a grinding process, which reduces the substrate thickness to a few hundred microns to as thin as approximately 30 microns or less. As is shown in
While the example above describes mounting a single substrate (1) on adhesive tape (5) that is supported by a frame (6) to form a work piece (1A), the invention can also be beneficially applied to a work piece (1A) that is comprised of more than one substrate (1) mounted on adhesive tape (5) which is supported by a frame (6) as is shown in
While the previous example describes the invention using a vacuum chamber in conjunction with a high density plasma, it is also possible to etch the unprotected areas of the substrate using a wide range of plasma processes. For example, one skilled in the art can imagine variations of the invention using a low density plasma source in a vacuum chamber or even the use of plasmas at or near atmospheric pressures.
When the substrate/tape/frame assembly (1A) is in the position for plasma processing, it is important that the frame (6) is protected from exposure to the plasma (7). Exposure to the plasma (7) will cause heating of the frame (6) which in turn will cause local heating of the mounting tape (5). At temperatures above approximately 100° C., the physical properties of the tape (5) and its adhesive capability may deteriorate and it will no longer adhere to the frame (6). Additionally, exposure of the frame (6) to the reactive plasma gas may cause degradation of the frame (6). Since the frame (6) is typically re-used after wafer dicing, this may limit the useful lifetime of a frame (6). Exposure of the frame (6) to the plasma (7) may also adversely affect the etch process: for example the frame material may react with the process gas, effectively reducing its concentration in the plasma which will reduce the etch rate of the substrate material, thus increasing process time. To protect the frame (6), a protective cover ring (20), as shown in
In
It is important that the cover ring (20) is temperature controlled, otherwise its temperature will increase due to exposure to the plasma (7) and in turn heat the tape (5) and the frame (6) via radiational heating, causing degradation as noted above. For the case where the cover ring (20) is cooled, cooling of the cover ring (20) is accomplished by having it in direct contact with a cooled body, such as the process chamber wall (10W) shown in
In one instance, the cover ring (20) can extend from the substrate diameter to the inner chamber diameter continuously. To avoid a loss in pumping conductance, which can adversely affect pressure control within the process chamber (10), a plurality of holes (21) can be added to the cover ring (20) which allows sufficient conductance of the process gas while still providing a path for heat removal from the cover ring (20). In
The substrate/tape/frame assembly (1A) is transferred both into and out of the process chamber (10) by a transfer arm (40) that supports the frame (6) and substrate (1) so that they are maintained coplanar as shown in
In
When the substrate/tape/frame assembly (1A) is transferred into the process chamber (10), it is placed onto the lifting mechanism (17) and removed from the transfer arm (40). The reverse process occurs during transfer of the substrate/tape/frame assembly (1A) out of the process chamber (10). The lifting mechanism (17) touches the frame (6) area and provides no point contact to the substrate (1). Point contact to the substrate (1) can cause damage to the substrate (1), particularly after die separation and unloading of the substrate/tape/frame assembly (1A), since the flexibility of the tape (5) would cause the die to contact each other and damage to occur.
While the tape (5) in the work piece (1A) is typically under some tension—there are often imperfections (ripples, etc.) in the tape that can make it difficult to clamp the work piece (1A) to the substrate support (13A) sufficiently for effective helium backside cooling. In order to facilitate clamping of the work piece (1A) to the work piece support (13) it is beneficial to construct the work piece support assembly (13A) such that the flexible tape (5) is placed under additional tension while the clamping force is applied to the work piece (1A). Preferably, the additional tension is applied to the tape (5) before the clamping force is applied. Once the tape (5) has been clamped, the additional tensioning force may be changed or removed.
One way in which this additional tensioning may be accomplished to configure the work piece support assembly (13A) such that the surface defined by the frame/tape interface (50 as shown in
In another embodiment, all of the surface 50 is below the surface 55. In this embodiment, it is preferred that the surface 50 is at least approximately 0.1 mm below the surface 55. The surface 50 can be at least approximately 1 mm below the surface 55.
In the case where the tape (5) is adhered to both the bottom surface of the substrate (1) and the bottom surface of the frame (6) this may be accomplished by ensuring that the top surface of the electrostatic chuck (16) is located at or preferably above the plane defined by the lower surface of the bottom of the frame (6) as shown in
The force required to apply the additional tension to the tape (5) may be applied to the frame (6). The force may be applied to the top of the frame, the bottom of the frame or both. Some portion of the force required to apply the additional tension to the tape may be derived from the weight of the frame (6).
In one configuration, the tape frame (6) is supported by the lift mechanism (17) during clamping. The top surface of the process kit (18) will be at or below the plane of the top surface of the electrostatic chuck (16). The process kit may be in contact with the tape (5) and/or the frame (6). In the cases where the process kit is not in contact with the work piece, it is preferred that the gap between the work piece (1A) and the process kit (18) is less than approximately 5 mm in order to prevent plasma formation in the space between the work piece (1A) and the process kit (18).
In an alternate configuration, the tape frame is not supported by the lift mechanism (17) in order to tension the tape. In this configuration the frame (6) may be supported by the process kit (18), and/or a frame support member (17A) as shown in
In yet another alternate configuration, the process kit may be incorporated into and/or replaced by extending the electrostatic chuck as shown in
In yet another configuration, the inner diameter of the tape frame (6) is larger than the outer diameter of the work piece assembly (13A). In this configuration the frame may be held by the lift mechanism (17) and/or an external tape frame support (17A). Alternatively, the frame may be unsupported such that the weight of the frame contributes to the tensioning force.
While the examples above describe tensioning the tape in conjunction with an electrostatic clamp, the invention may also be beneficially applied to other clamping configurations, including mechanical clamping. In another embodiment the invention may also be beneficially applied to a work piece support assembly that does not utilize a clamping mechanism.
Additional cooling of the substrate (1) is provided by the use of an Electrostatic chuck (ESC) (16). Such ESCs (16) are commonly used in semiconductor processing to apply downward force to the substrate (1) while a pressurized gas such as Helium is maintained between the substrate (1) and the electrode. This ensures that heat transfer can occur between the substrate (1) and the electrode, which is cooled. Typically, ESCs (16) are the same diameter or smaller than the substrate (1) to prevent unwanted exposure of the ESC (16) surface to potentially corrosive plasma gases that can decrease the lifetime of the ESC (16). With a substrate/tape/frame assembly (1A), the area outside the diameter of the substrate (1) is tape (5). Using a typical ESC (16), because the cover ring (20) is larger than the diameter of the substrate (1), there would be an area of tape (5) exposed to the plasma process that is not being clamped and cooled by the ESC (16) or being shielded from the plasma (7) by the cover ring (20). Such an area of tape (5) would reach a high temperature and possibly fail. Thus,
In the case where the work piece (1A) contains more than one substrate (1), it is preferred that the ESC (16) extends beyond the edge of at least one substrate (1)—preferably extending beyond the edges of all substrates (1). In order to confine the cooling gas (typically helium) behind the substrates the tape (5) must form a sealing surface between the work piece support (1A) and the tape (5). This sealing surface is often called a seal band. The seal band is typically slightly higher than some portion of the area of the ESC that it circumscribes. In one embodiment the sealing surface is continuous and forms a shape that circumscribes all the substrates (1). In an another embodiment, the sealing surface may be discontinuous and circumscribes at least one region. It is preferred that a portion of the sealing band overlays a portion of ESC clamping electrode(s). In a preferred embodiment, all of the sealing band overlays a clamping electrode. The substrates (1) may overlay the sealing band(s) or alternatively, the sealing band(s) may lie outside the substrate(s) (1)
A typical ESC (16) (coulombic design of
During plasma processing, RF power (14) is coupled to the substrate (1) to control ion bombardment on the substrate (1) and control the etch characteristics. The frequency of this RF may vary from 100's of MHz down to a few hundred kHz. When etching a substrate material down to an insulating layer (in this instance the mounting tape), problems with the etch associated with charging of the insulating layer are well known. Such problems include localized severe undercutting at the substrate/insulator interface which is undesirable during die separation, since this affects the performance of the singulated die. As is well known in the art, such charging problems can be reduced by operating at low RF frequencies and additionally pulsing or modulating the RF power at low frequency. Since RF coupling at such low frequency is not efficient through a thick dielectric material (32), the RF coupling to the substrate (1) is preferably via the one or more ESC electrodes, for example via a coupling capacitor (35) rather than via the RF powered work piece support (13). To maintain uniform RF coupling to the substrate (1), the ESC electrode or electrodes should also be uniformly disposed behind the substrate (1). This is difficult to achieve if multiple electrodes are used, since the necessary gaps between the electrodes result in a local variation in the RF coupling which adversely affects the quality of the etch, particularly the undercutting at the substrate/tape interface. A preferred embodiment of the ESC design therefore incorporates a so called monopolar design, in which a single electrode is used to provide the clamping force. Additionally, there should be as few as possible penetrations through this electrode (for example as for pin lifts) since these penetrations will also disturb the RF coupling and degrade the etch performance.
The substrate can be processed using techniques well known in the semiconductor industry. Silicon substrates are generally processed using a Fluorine based chemistry such as SF6. SF6/O2 chemistry is commonly used to etch Silicon because of its high rate and anisotropic profile. A disadvantage of this chemistry is its relatively low selectivity to masking material for example to photoresist which is 15-20:1. Alternatively a Timed Division Multiplex (TDM) process can be used which alternates between deposition and etching to produce highly anisotropic deep profiles. For example, an alternating process to etch Silicon uses a C4F8 step to deposit polymer on all exposed surfaces of the Silicon substrate (i.e., mask surface, etch sidewalls and etch floor) and then an SF6 step is used to selectively remove the polymer from the etch floor and then isotropically etch a small amount of silicon. The steps repeat until terminated. Such a TDM process can produce anisotropic features deep into Silicon with selectivities to the masking layer of greater than 200:1. This then makes a TDM process the desired approach for plasma separation of Silicon substrates. Note that the invention is not limited to the use of fluorine containing chemistries or a time division multiplex (TDM) process. For example, silicon substrates may also be etched with Cl, HBr or I containing chemistries as is known in the art.
For III-V substrates such as GaAs, a Chlorine based chemistry is extensively used in the semiconductor industry. In the fabrication of RF-wireless devices, thinned GaAs substrates are mounted with the device side down onto a carrier, where they are then thinned and patterned with photoresist. The GaAs is etched away to expose electrical contacts to the front side circuitry. This well-known process can also be used to separate the devices by the front side processing described in the above mentioned invention. Other semiconductor substrates and appropriate plasma processes can also be used for the separation of die in the above mentioned invention.
To further reduce the problems associated with charging at the substrate/tape interface, the process can be changed at the point at which the interface is exposed to a second process which has less tendency to undercut and is typically a lower etch rate process. The point in time at which the change takes place depends upon the substrate thickness, which is likely to vary. To compensate for this variability, the time at which the substrate/tape interface is reached is detected using an endpoint technique. Optical techniques which monitor the plasma emission are commonly used to detect endpoint and U.S. Pat. Nos. 6,982,175 and 7,101,805 describe such an endpoint technique which is appropriate to a TDM process.
After singulation of the semiconductor substrate there can be unwanted residues that exist on the devices. Aluminum is commonly used as an electrical contact for semiconductor devices and when exposed to Fluorine based plasmas a layer of AlF3 is formed on its surface. AlF3 is nonvolatile under normal plasma processing conditions and is not pumped away from the substrate and out of the system and remains on the surface after processing. AlF3 on Aluminum is a common cause of failure for devices because the bonding strength of wires to the electrical contacts is greatly reduced. Thus the removal of the AlF3 from the surface of the electrical contacts after plasma processing is important. Wet methods can be used; however, this becomes difficult because of the fragile nature of the separated die, and the possible damage to the tape causing die release. Therefore, the process can be changed to a third process while the substrate is still within the vacuum chamber, to a process designed to remove any AlF3 formed. U.S. Pat. No. 7,150,796 describes a method for in-situ removal of AlF3 using an Hydrogen based plasma. Likewise, an in-situ treatment can be used to remove other halogen-containing residues when other halogen-containing gases are used to etch the substrate.
While the above examples discuss the use of plasma for separating die (dicing), aspects of the invention may be useful for related applications such as substrate thinning, plasma ashing, and bond pad cleaning.
The present disclosure includes that contained in the appended claims, as well as that of the foregoing description. Although this invention has been described in its preferred form with a certain degree of particularity, it is understood that the present disclosure of the preferred form has been made only by way of example and that numerous changes in the details of construction and the combination and arrangement of parts may be resorted to without departing from the spirit and scope of the invention.
Now that the invention has been described,
Johnson, David, Westerman, Russell, Johnson, Chris, Martinez, Linnell, Pays-Volard, David, Gauldin, Rich, Grivna, Gordon
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4230515, | Jul 27 1978 | Davis & Wilder, Inc. | Plasma etching apparatus |
4252595, | Jan 29 1976 | Tokyo Shibaura Electric Co., Ltd. | Etching apparatus using a plasma |
5879128, | Jul 24 1996 | Applied Materials, Inc. | Lift pin and support pin apparatus for a processing chamber |
5880924, | Dec 01 1997 | Applied Materials, Inc. | Electrostatic chuck capable of rapidly dechucking a substrate |
20030077878, | |||
20030176069, | |||
20040102025, | |||
20040121611, | |||
20070283884, | |||
20090004780, | |||
20100048001, | |||
20100173474, | |||
20100216313, | |||
20100311223, | |||
20110014777, | |||
20120322240, | |||
20140015109, | |||
20140179084, | |||
20140217556, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 15 2015 | Plasma-Therm LLC | (assignment on the face of the patent) | / | |||
Nov 21 2018 | PLASMA-THERM IC-DISC, INC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047687 | /0418 | |
Nov 21 2018 | HINE AUTOMATION, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047687 | /0357 | |
Nov 21 2018 | LOGIX TECHNOLOGY HOLDINGS, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 048174 | /0001 | |
Nov 21 2018 | DRYTEK, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 048174 | /0001 | |
Nov 21 2018 | PLASMA-THERM NES, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 048173 | /0954 | |
Nov 21 2018 | REV-TECH MANUFACTURING SOLUTIONS, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 048173 | /0954 | |
Nov 21 2018 | PLASMA-THERM, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 048173 | /0954 | |
Nov 21 2018 | RAJE TECHNOLOGY GROUP, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 048173 | /0954 | |
Apr 27 2020 | REV-TECH MANUFACTURING SOLUTIONS, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 052679 | /0001 | |
Apr 27 2020 | RAJE TECHNOLOGY GROUP, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 052679 | /0001 | |
Apr 27 2020 | PLASMA-THERM, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 052679 | /0001 | |
Apr 27 2020 | PLASMA-THERM, NES, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 052679 | /0001 | |
Nov 08 2021 | PLASMA-THERM NES, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058945 | /0169 | |
Nov 08 2021 | REV-TECH MANUFACTURING SOLUTIONS, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058945 | /0169 | |
Nov 08 2021 | PLASMA-THERM, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058945 | /0169 | |
Nov 08 2021 | RAJE TECHNOLOGY GROUP, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058945 | /0169 | |
Nov 21 2021 | RAJE TECHNOLOGY GROUP, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058899 | /0658 | |
Nov 21 2021 | PLASMA-THERM NES, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058899 | /0658 | |
Nov 21 2021 | REV-TECH MANUFACTURING SOLUTIONS, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058899 | /0658 | |
Nov 21 2021 | PLASMA-THERM, LLC | HSBC BANK USA, N A | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058899 | /0658 | |
Jun 02 2022 | PLASMA-THERM, LLC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Jun 02 2022 | REV-TECH MANUFACTURING SOLUTIONS, LLC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Jun 02 2022 | HINE AUTOMATION, LLC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Jun 02 2022 | DRYTEK, LLC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Jun 02 2022 | PLASMA-THERM NES, LLC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Jun 02 2022 | LOGIX TECHNOLOGY HOLDINGS, LLC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Jun 02 2022 | RAJE TECHNOLOGY GROUP, LLC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Jun 02 2022 | PLASMA THERM IC-DISC, INC | Valley National Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 060447 | /0766 | |
Aug 01 2022 | HSBC BANK USA, N A | LOGIX TECHNOLOGY HOLDINGS, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 | |
Aug 01 2022 | HSBC BANK USA, N A | DRYTEK LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 | |
Aug 01 2022 | HSBC BANK USA, N A | HINE AUTOMATION, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 | |
Aug 01 2022 | HSBC BANK USA, N A | REV-TECH MANUFACTURING SOLUTIONS, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 | |
Aug 01 2022 | HSBC BANK USA, N A | PLASMA-THERM NES, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 | |
Aug 01 2022 | HSBC BANK USA, N A | PLASMA-THERM, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 | |
Aug 01 2022 | HSBC BANK USA, N A | RAJE TECHNOLOGY GROUP, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 | |
Aug 01 2022 | HSBC BANK USA, N A | PLASMA-THERM IC-DISC, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 061070 | /0642 |
Date | Maintenance Fee Events |
Jul 26 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 27 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 14 2020 | 4 years fee payment window open |
Sep 14 2020 | 6 months grace period start (w surcharge) |
Mar 14 2021 | patent expiry (for year 4) |
Mar 14 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 14 2024 | 8 years fee payment window open |
Sep 14 2024 | 6 months grace period start (w surcharge) |
Mar 14 2025 | patent expiry (for year 8) |
Mar 14 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 14 2028 | 12 years fee payment window open |
Sep 14 2028 | 6 months grace period start (w surcharge) |
Mar 14 2029 | patent expiry (for year 12) |
Mar 14 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |