semiconductor patterns are formed by performing trimming simultaneously with the process of depositing the spacer oxide. Alternatively, a first part of the trimming is performed in-situ, immediately before the spacer oxide deposition process in the same chamber in which the spacer oxide deposition is performed whereas a second part of the trimming is performed simultaneously with the process of depositing the spacer oxide. Thus, semiconductor patterns are formed reducing PR footing during PR trimming with direct plasma exposure.

Patent
   RE47170
Priority
Apr 14 2010
Filed
Jul 12 2013
Issued
Dec 18 2018
Expiry
Apr 13 2031
Assg.orig
Entity
Large
328
7
all paid
0. 64. A method of forming patterns on a layer, the method comprising:
forming a template having a pattern of lines on a bottom layer, the pattern having a line width and a line spacing;
depositing a spacer conformal over the template by a plasma Enhanced Atomic layer deposition process, using sequential and alternating pulses of a silicon precursor and an oxygen plasma, such that trimming of the template occurs wherein the silicon precursor is SiH2[N(C2H5)2]2;
etching back the deposited spacer such that spacer films on upper and bottom surfaces of the pattern are removed, with spacer films on side wall surfaces of the template remaining; and
removing the template between the spacer films by selective etching,
wherein during the forming step, the ratio of the line width to the line spacing is 1:A wherein 1≤A<3.
1. A method of forming semiconductor patterns, the method comprising:
forming a photo resist template having a pattern of lines on a bottom layer, the pattern having a line width and a line spacing, the ratio of the line width to the line spacing being 1:A wherein 1≤A<3;
depositing a spacer oxide conformal over the photo resist template by a plasma Enhanced Atomic layer deposition process, using sequential and alternating pulses of a silicon precursor and an oxygen plasma, such that trimming of the photo resist template occurs and the ratio of the line width to the line spacing becomes 1:3 and the thickness of the deposited spacer oxide is about equal to the trimmed line width, wherein the silicon precursor is SiH2[N(C2H5)2]2;
etching back the deposited spacer oxide such that spacer oxide films on upper and bottom surfaces of the pattern are removed, with spacer oxide films on side wall surfaces of the photo resist template remaining;
removing the photo resist template remaining between the spacer oxide films by selective etching; and
patterning the bottom layer by using the remaining spacer oxide films formed as mask.
0. 15. A method of forming patterns in a layer, the method comprising:
forming first template patterns on top of a bottom layer, the first template patterns having a width and a height;
performing a footing reduction step;
after performing the photo resist footing reduction step, trimming the template patterns of lines such that the ratio of the line width to the line spacing becomes 1:B, wherein A<B<3;
depositing a spacer film using a plasma enhanced atomic layer deposition process that utilizes sequential and alternating pulses of a source gas and an oxygen plasma on the first template patterns to form second template patterns that have a width smaller than the width of the first template patterns and a height smaller than the height of the first template patterns, wherein the second template patterns have an upper surface, a bottom surface, and side wall surfaces;
etching back the spacer film to remove the upper surface and bottom surface, such that spacer film the side wall surfaces remain;
removing the second template patterns remaining between the spacer film such that the spacer film on the side wall surfaces remains; and
patterning the bottom layer by using the remaining spacer film on the side wall surface as a hard mask,
wherein, after the performing a footing reduction step, the first template patterns are etched by a reactant gas at a rate such that the first template patterns are trimmed to form reduced template patterns.
0. 41. A method of forming patterns on a layer, the method comprising:
forming first template patterns on top of a bottom layer, the first template patterns having a width and a height;
performing a footing reduction step to form second template patterns;
after performing a footing reduction step, trimming the second template patterns so that the line width shrinks to form third template patterns having a line width less than the line width of the first template patterns;
depositing a spacer film, using a plasma enhanced atomic layer deposition process that utilizes sequential and alternating pulses of a source gas and an oxygen plasma, on the third template patterns while simultaneously trimming the third template patterns to create fourth template patterns, the fourth template patterns having a width smaller than the width of the third template patterns, and a height smaller than the height of the first template patterns and smaller than the height of the third template patterns;
etching back the spacer film such that it is removed from the upper and bottom surfaces of the fourth template patterns and remains on the side wall surfaces of the fourth template patterns;
removing the fourth template patterns between the spacer film on the side wall surfaces, such that the spacer film on the side wall surfaces of the fourth template patterns remains; and
patterning the bottom layer by using the spacer film as a hard mask,
wherein the ratio of the line width to line spacing of the third template patterns is 1:B, wherein A<B<3.
11. A method of forming semiconductor patterns, the method comprising:
forming a photo resist template having a pattern of lines on a bottom layer, the pattern having a line width and a line spacing, the ratio of the line width to the line spacing being 1:A wherein 1≤A<3;
a photo resist footing reduction step comprising a direct plasma exposure step;
after performing the photo resist footing reduction step, trimming the photo resist pattern of lines such that the ratio of the line width to the line spacing becomes 1:B, wherein A<B<3, by exposing the photo resist pattern of lines to pulses of an oxygen plasma;
after trimming the photo resist pattern of lines, depositing a spacer oxide conformal over the photo resist template by a plasma Enhanced Atomic layer deposition process, using sequential and alternating pulses of a silicon precursor and the oxygen plasma, such that trimming of the photo resist template occurs and the ratio of the line width to the line spacing becomes 1:3 and the thickness of the deposited spacer oxide is about equal to the trimmed line width;
etching back the deposited spacer oxide such that spacer oxide films on upper and bottom surfaces of the pattern are removed, with spacer oxide films on side wall surfaces of the photo resist template remaining;
removing the photo resist template remaining between the spacer oxide films by selective etching; and
patterning the bottom layer by using the remaining spacer oxide films formed as mask,
wherein trimming the photo resist, depositing the spacer oxide, and the photo resist footing reduction step are performed in a common reaction chamber.
2. The method of claim 1, further comprising:
trimming, prior to the step of depositing the spacer oxide, the photo resist pattern of lines such that the ratio of the line width to the line spacing becomes 1:B, wherein A<B<3 by exposing the photo resist pattern of lines to pulses of the oxygen plasma, in the same reaction chamber in which the spacer oxide deposition is performed.
3. The method of claim 2, further comprising:
a PR footing reduction step prior to the step of depositing the spacer oxide, in the same reaction chamber in which PR trimming step and the spacer oxide deposition step are performed, the PR footing reduction step comprising a direct plasma exposure step.
4. The method of claim 2, wherein the plasma is a direct plasma.
5. The method of claim 2, wherein the plasma is a remote plasma.
6. The method of claim 3, wherein the PR footing reduction step is performed prior to the PR trimming step.
7. The method of claim 3, wherein the PR footing reduction step is performed after the PR trimming step.
8. The method of claim 3, wherein the PR footing reduction step and the PR trimming step are performed simultaneously.
9. The method of claim 1, wherein the plasma is a direct plasma.
10. The method of claim 1, wherein the plasma is a remote plasma.
12. The method of claim 11, wherein the plasma is a direct plasma.
13. The method of claim 11, wherein the plasma is a remote plasma.
14. The method of claim 11, wherein the silicon precursor is SiH2[N(C2H5)2]2.
0. 16. The method of claim 15 wherein the first template is formed of a photo resist material.
0. 17. The method of claim 15 wherein the first template is formed of a carbon based material.
0. 18. The method of claim 15 wherein the ratio of the line width to line spacing of the first template patterns is 1:A (1≤A<3).
0. 19. The method of claim 15 wherein the source gas comprises sequential and alternating pulses of a silicon precursor and O2 plasma.
0. 20. The method of claim 19 wherein the O2 plasma is either a direct plasma, generated immediately adjacent to the substrate, or a remote plasma.
0. 21. The method of claim 15 wherein the spacer film is SiO2.
0. 22. The method of claim 15 wherein after the first template patterns is trimmed and the spacer film is formed, the spacing of the second template patterns is 1:3 and the thickness of the deposited spacer film is equal to the width of the second template patterns.
0. 23. The method of claim 15 wherein the second template patterns are removed by selective etching.
0. 24. The method of claim 15 wherein the bottom layer is a semiconductor.
0. 25. The method of claim 15, further comprising a step of trimming the first template by thermal annealing.
0. 26. The method of claim 15, further comprising a step of trimming the first template in situ in the same chamber in which the spacer deposition is performed.
0. 27. The method of claim 26 wherein a substrate on which the first template patterns are formed is not removed from the chamber between the steps of trimming the first template patterns and depositing the spacer.
0. 28. The method of claim 15 wherein the source gas comprises a metalorganic precursor containing Si or halosilane precursor containing Si.
0. 29. The method of claim 15 wherein the source gas comprises SiH2[N(C2H5)2]2.
0. 30. The method of claim 15 wherein a susceptor temperature for heating a substrate varies from room temperature to 200° C.
0. 31. The method of claim 15 wherein a susceptor temperature is 50° C.
0. 32. The method of claim 15 wherein during the depositing step, a pressure is maintained between 1 and 10 Torr.
0. 33. The method of claim 15 wherein the spacer film is selected from the group consisting of an oxide, an oxynitride, and a nitride.
0. 34. The method of claim 15 wherein O2 is provided continuously during the depositing step and activated when plasma power is provided.
0. 35. The method of claim 15 wherein O2 is provided intermittently during the depositing step.
0. 36. The method of claim 15 wherein a template trimming and the footing reduction step are performed simultaneously prior to the step of depositing a spacer.
0. 37. The method of claim 36 wherein the first template patterns are exposed to a direct plasma during a trimming step in a template reduction step.
0. 38. The method of claim 15 wherein, the reactant gas comprises oxygen.
0. 39. The method of claim 38 wherein the reduced template patterns are etched simultaneously with depositing the spacer film.
0. 40. The method of claim 15 wherein an oxygen radical is reacted with a precursor that was deposited previously on the layer to form the spacer film.
0. 42. The method of claim 41 wherein the first template is formed of a photo resist material.
0. 43. The method of claim 41 wherein the first template is formed of a carbon based material.
0. 44. The method of claim 41 wherein the ratio of the line width to line spacing of the first template patterns is 1:A (1≤A<3).
0. 45. The method of claim 41 wherein the second template patterns are trimmed using an O2 plasma.
0. 46. The method of claim 45 wherein the O2 plasma is either a direct plasma or a remote plasma.
0. 47. The method of claim 41 wherein the second template patterns are trimmed by thermal annealing.
0. 48. The method of claim 41 wherein the second template patterns are trimmed in situ in the same chamber in which the spacer deposition is performed.
0. 49. The method of claim 48 wherein a substrate on which the layer is formed is not removed from the chamber between the steps of trimming the second template patterns and depositing the spacer.
0. 50. The method of claim 41 wherein the source gas comprises sequential and alternating pulses of a silicon precursor and O2 plasma.
0. 51. The method of claim 41 wherein the spacer film is SiO2.
0. 52. The method of claim 41 wherein after the second template patterns are trimmed and the spacer film is formed, the spacing of the fourth template patterns is 1:3 and the thickness of the deposited spacer film is equal to the width of the fourth template patterns.
0. 53. The method of claim 41 wherein multiple layers of the spacer film are deposited.
0. 54. The method of claim 41 wherein the source gas comprises a metal organic precursor containing Si or halosilane precursor containing Si.
0. 55. The method of claim 54 wherein the source gas comprises SiH2[N(C2H5)2]2.
0. 56. The method of claim 41 wherein a susceptor temperature for heating a substrate varies from room temperature to 200° C.
0. 57. The method of claim 41 wherein a susceptor temperature is 50° C.
0. 58. The method of claim 41 wherein during the depositing step, a pressure is maintained between 1 and 10 Torr.
0. 59. The method of claim 41 wherein O2 is provided continuously during the depositing step and activated when plasma power is provided.
0. 60. The method of claim 41 wherein O2 is provided intermittently during the depositing step.
0. 61. The method of claim 41 wherein performing a footing reduction step and trimming the second template patterns step are performed prior to the deposition of the spacer.
0. 62. The method of claim 41 wherein the third template patterns are exposed to a direct plasma during the trimming step in a template reduction step.
0. 63. The method of claim 41 wherein the third template patterns are etched with O2 plasma such that they are trimmed to form the fourth template patterns.
0. 65. The method of claim 64 wherein during the depositing step the ratio of the template line width to the template line spacing becomes 1:3.
0. 66. The method of claim 64 wherein during the depositing step the thickness of the deposited spacer is about equal to the trimmed line width.
0. 67. The method of claim 64 wherein the layer is a semiconductor.
0. 68. The method of claim 64 further comprising the step of patterning the bottom layer by using the remaining spacer films formed as mask.
0. 69. The method of claim 64 wherein the template is formed of a photo resist material.
0. 70. The method of claim 64 wherein the template is formed of a carbon based material.
0. 71. The method of claim 64 further comprising the step of trimming the template prior to the step of depositing.
0. 72. The method of claim 64 further comprising the step of performing a footing reduction step.

This application claims the benefit of U.S. Provisional Application No. 61/323,918, filed on Apr. 14, 2010, in the United States Patent and Trademark Office, the disclosure of which is incorporated herein in its entirety by reference.

(a) Field of the Invention

The present invention relates to a method of forming semiconductor patterns. More specifically, the present invention relates to a spacer defined double patterning (SDDP) process using a PEALD spacer oxide deposition process having trimming action.

(b) Description of the Related Art

Due to the limit of resolution of the immersion ArF lithography, the method of Double Patterning is used in the chip patterning process for 3× nm half pitch and below.

In the art, the method of Spacer Defined Double Patterning, as represented in FIGS. 1A-1D, is as follows. As shown in FIG. 1A, photo resist template patterns 2 are formed on top of a bottom layer 1. Here, the line width and the line spacing are in a ratio of about 1:3. As shown in FIG. 1B, an oxide spacer conformal 3 is deposited on the photo resist template patterns 2. Here, the thickness of the oxide film is equal to the width of template line.

Next, as shown in FIG. 1C, the deposited spacer oxide film 3 is etched back by RIE (reactive ion etching) such that film on the upper and bottom surfaces of pattern are removed and spacers 3a are formed on the side wall surfaces of the photo resist template patterns 2.

Then, as shown in FIG. 1D, the photo resist template patterns 2 remaining between the spacers 3a are removed by selective etching and the bottom layer 1 is etched by using the spacers 3a as hard mask.

As single exposure lithography is very challenging in achieving 3× nm line widths and below, in the art a photo resist shrink step can be applied prior to the deposition of the spacer material as shown in FIG. 2A to FIG. 2E. Firstly, first photo resist template patterns 22 are formed on top of a bottom layer 11 as shown in FIG. 2A. Here, the ratio of line width X1 to spacing in between the lines of the first photo resist template patterns 22 is 1:A, wherein 1≤A<3. The photo resist template patterns 22 are trimmed so that the line width of the photo resist template patterns 22 shrinks to form the second photo resist template patterns 22a as shown in FIG. 2B. Here, the line width X2 is about ⅓ of the line spacing of the second photo resist template patterns 22a. The trimming can be performed by an oxygen plasma or by thermal annealing in an inert ambient or in an oxidizing or reducing ambient. The trimming can be performed in a separate chamber or in-situ, in the same chamber in which the spacer oxide deposition is performed without removing the substrate from the chamber in between the trimming and deposition steps.

As shown in FIG. 2C, an oxide spacer conformal 33 is deposited on the second photo resist template patterns 22a. Here, the thickness of the oxide film 33 is equal to the width of the second photo resist template patterns 22a. The deposited spacer oxide film 33 is etched back by RIE (reactive ion etching) such that the film 33 on the upper and bottom surfaces of patterns 22a are removed and film on the side wall surfaces of the patterns 22a remain to be spacers 33a as shown in FIG. 2D. Then, as shown in FIG. 2E, the second photo resist template patterns 22a remaining between spacers 33a are removed by selective etching so that the spacers 33a remain and then the bottom layer 11 is patterned by using the spacers 33a as a hard mask (HM).

Through the above described sequence, the number of lines having the same width as the lines of the template after trimming is doubled and the pitch is halved. Instead of a spacer oxide, an alternative material, such as an oxynitride or a nitride material with suitable properties, could be selected.

If the target Critical Dimension of lines is getting smaller than 30 nm, it will become difficult to control the uniformity of the amount of shrinking of such a photo resist shrink step or trimming step. Furthermore, there is a higher chance of patterning failure due to the leaning or collapsing of photo resist line due to the weak footing of the photo resist line when the photo resist line becomes narrower by the trimming.

The purpose of the invention is to secure measures to solve the problems which could occur in performing such a trimming step and to provide a Spacer Defined Double Patterning processes for 3×nm and below that avoids the problems discussed above.

To solve the problems, trimming is performed simultaneously with the process of depositing the spacer oxide. In an alternative embodiment, a first part of the trimming is performed in-situ, immediately before the spacer oxide deposition process in the same chamber in which the spacer oxide deposition is performed whereas a second part of the trimming is performed simultaneously with the process of depositing the spacer oxide. The present invention also provides a method to reduce PR footing during PR trimming with direct plasma exposure.

In an embodiment of the invention, trimming is performed simultaneously with the process of depositing the spacer oxide. The spacer oxide deposition process is a Plasma Enhanced Atomic Layer Deposition process.

In another embodiment of the invention, a first part of the trimming is performed in-situ, immediately before the spacer oxide deposition process in the same chamber in which the spacer oxide deposition is performed whereas a second part of the trimming is performed simultaneously with the process of depositing the spacer oxide. The first part of the trimming is preferably performed by a continuous oxygen plasma or by a pulsed oxygen plasma. The spacer oxide deposition process is a Plasma Enhanced Atomic Layer deposition process.

In another embodiment of the invention, PR trimming process under direct plasma makes PR footing reduce. This process includes two steps: a first step of PR trimming under direct plasma environment without supplying a precursor, a second step of deposition of SiO2 film. In a direct plasma generated between a susceptor electrode grounded on earth on which the substrate is placed and an opposing electrode such as a shower head electrode, activated ions are accelerated in a vertical direction towards the substrate placed on the susceptor electrode and lead to higher trimming rate towards vertical direction than horizontal direction on the PR so that PR footing remaining in the bottom of PR is reduced.

The present invention will become more apparent by describing embodiments thereof in detail with reference to the accompanying drawing in which:

FIG. 1A to FIG. 1D show a Prior Art method of Spacer Defined Double Patterning without trimming.

FIG. 2a to FIG. 2E show a Prior Art method of Spacer Defined Double Patterning with trimming prior to spacer deposition.

FIG. 3A to FIG. 3D show an embodiment of the present invention wherein trimming is preformed during the deposition of the spacer oxide.

FIG. 4A to FIG. 4E show another embodiment of the present invention wherein trimming is performed both prior to and during the deposition of the spacer oxide.

FIG. 5A to FIG. 5C show yet another embodiment of the present invention wherein PR trimming and PR footing reduction are performed simultaneously prior to the deposition of the spacer oxide.

FIG. 6 shows process sequence according to FIGS. 5A-5C.

The present invention will be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. As those skilled in the art would realize, the described embodiments may be modified in various different ways, all without departing from the spirit or scope of the present invention.

In the drawings, the thickness of layers, films, panels, regions, etc., are exaggerated for clarity. Like reference numerals designate like elements throughout the specification. It will be understood that when an element such as a layer, film, region, or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present.

FIG. 3A to FIG. 3D show an embodiment of the present invention wherein trimming is simultaneously preformed during the deposition of the spacer oxide. As shown in FIG. 3A, first photo resist or carbon based material template patterns 120 are on top of a bottom layer 110. Here, the ratio of line width XX to line spacing of the first photo resist template patterns 120 is 1: A (1≤A<3).

As shown in FIG. 3B, a spacer oxide film 130 is deposited on the formed first photo resist template patterns 120 and simultaneously second photo resist template patterns 120a having a width XX2 and a height Y2 that is smaller than the width XX and the height Y of the first photo resist template patterns 120 are formed, using a Plasma Enhanced Atomic Layer Deposition process using sequential and alternating pulses of source gas such as a silicon precursor and reactant such as O2 plasma. In this step, the O2 plasma should be provided with a condition that: (i) the first template patterns 120 can be etched with a certain etching rate such that the first photo resist template patterns 120 are trimmed to form the second photo resist template patterns 120a and (ii) oxygen radical can be reacted with a precursor deposited previously on the substrate to form the spacer oxide film 130 such as SiO2 film by PEALD method. At the end of this step, a ratio of the line width to line spacing of the second photo resist template patterns 120a should be 1:3 and the thickness of the deposited spacer oxide film 130 should be equal to the width of the second photo resist template patterns 120a. The O2 plasma may be a direct plasma wherein the plasma is generated immediately adjacent to the substrate or a remote plasma.

Then, the deposited spacer oxide film 130 is etched back by RIE such that the deposited spacer oxide film 130 on the upper and bottom surfaces of patterns 120a is removed and the deposited spacer oxide film 130 on the side wall surfaces of the patterns 120a remains to be spacers 130a as shown in FIG. 3C.

Subsequently, as shown in FIG. 3D, the second photo resist template patterns 120a remaining between the spacers 130a are removed by selective etching such that the spacers 130a remain. Then, the bottom layer 110 is patterned by using the spacers 130a as a hard mask (HM).

FIG. 4A to FIG. 4E show another embodiment of the present invention wherein trimming is simultaneously preformed during the deposition of the spacer oxide film. Firstly, as shown in FIG. 4A, first photo resist or carbon based material template patterns 120 are formed on top of a bottom layer 110. Here, the ratio of line width XX to spacing in between the lines of the first photo resist template patterns 120 is 1: A (1≤A<3).

Next, as shown in FIG. 4B, the first photo resist template patterns 120 are firstly trimmed so that the line width shrinks to form third photo resist template patterns 120aa having a line width XX1 (wherein XX1<XX). Here, the ratio of line width XX1 to spacing in between the lines of the third photo resist template patterns 120aa is 1: B (wherein A<B<3). The first trimming can be performed by an oxygen plasma (direct plasma or remote plasma) or by thermal annealing in an inert ambient or in an oxidizing or reducing ambient. Preferably, the first trimming is performed in-situ, in the same chamber in which the spacer oxide deposition is performed without removing the substrate from the chamber between the trimming and deposition steps.

Next, as shown in FIG. 4C, a spacer oxide film 130 is deposited on the third photo resist template patterns 120aa and the third photo resist template patterns 120aa are simultaneously secondly trimmed so that fourth photo resist template patterns 120b having a width XX2 and a height Y2 that is smaller than the width XX1, the height Y of the first photo resist template patterns 120, and the height Y1 of the third photo resist template patterns 120aa are formed, using a Plasma Enhanced Atomic Layer Deposition process using sequential and alternating pulses of source gas such as a silicon precursor and reactant such as O2 plasma. In this step, the O2 plasma should be provided with a condition that: (i) the third template patterns 120aa can be etched with a certain etching rate such that the third template patterns 120aa are trimmed to form the fourth photo resist template patterns 120b and (ii) oxygen radical can be reacted with precursor deposited previously on the substrate to form the spacer oxide film 130 such as SiO2 film by PEALD method. At the end of this step, the photo resist pattern lines have shrunk to a width XX2 (wherein XX2<XX1) and the ratio of line width XX2 to line spacing should be 1:3 and the thickness of the deposited spacer oxide film 130 should be equal to width XX2 of the fourth photo resist template patterns 120b. Here, the O2 plasma may be a direct plasma or a remote plasma.

As shown in FIG. 4D, the deposited spacer oxide film 130 is etched back by RIE such that the film 130 on the upper and bottom surfaces of the fourth photo resist template patterns 120b are removed and the film 130 remains on the side wall surfaces of the fourth photo resist template patterns 120b to be spacers 130a.

As shown in FIG. 4E, the fourth photo resist template patterns 120b remaining between the spacers 130a are removed by selective etching such that the spacers 130a remain. Then, the bottom layer 110 is patterned by using the spacers 130a as a hard mask (HM).

The trimming of the photo resist template patterns during the PEALD process of the spacer oxide film might occur in particular during the initial cycles of the deposition process. When multiple cycles of the spacer oxide have been deposited, the photo resist template patterns might be protected from the O2 plasma so that further etching and shrinking of the photo resist does not occur anymore and only spacer oxide deposition occurs. The conditions of the spacer oxide deposition process and an eventual trimming step prior to the spacer oxide deposition should be selected such that after completion of the spacer oxide template: line width=line space=film thickness.

A SiO2 film deposition by PEALD on photo resist template patterns is carried out with the following conditions.

Metalorganic precursors or halosilane precursors containing Si can be used as Si precursors. In the present invention, for example, SiH2[N(C2H5)2]2 was used as a Si precursor. Susceptor temperature for heating substrate varied from room temperature to 200 degree C., preferably the susceptor temperature was 50 degree C. During deposition, process pressure is maintained in a range from 1 to 10 Torr, preferably at a value of about 3 Torr. RF plasma power is in a range from 10 to 1000 W, preferably at a value of about 200 W.

Gas flow condition is as follows.

In the above sequence, oxygen is continuously provided during all steps of the cycle and activated when plasma is provided. When not activated by the plasma, the oxygen is not reactive and just acts as a purge gas. In an alternative embodiment, the oxygen can also be provided intermittently, synchronously with the plasma pulses. The above cycle is repeated until a target thickness is achieved. The deposited film thickness per cycle is about 0.12 nm.

For a photo resist trimming step prior to the PEALD deposition step, similar conditions can be used as during the PEALD step but without flowing the Silicon precursor. The photo resist film thickness reduction for a blanket photo resist layer would be about 0.25 nm per cycle. Then, after a number of cycles comprising oxygen plasma pulses resulting in an initial thinning of the photo resist lines, the Silicon precursor flow can be switched on and some additional photo resist line width reduction can be obtained during the PEALD deposition step. In a first example, the width of the photo resist lines, or critical dimension (CD) directly after lithography is 40 nm and the line spacing is also 40 nm. During an in-situ trimming step prior to deposition, a CD reduction down to 25 nm is achieved. In a subsequent spacer deposition step of 20 nm thickness, an additional reduction of the CD from 25 nm down to 20 nm is achieved. In a second example, the critical dimension of the photo resist lines is 30 nm directly after lithography and the line spacing is 30 nm. During an in-situ trimming step prior to a spacer deposition step, a reduction of photo resist CD down to 20 nm is achieved. Then, during a 15 nm spacer oxide PEALD step, a further reduction of photo resist CD from 20 nm down to 15 nm is achieved.

FIG. 5A to FIG. 5C show yet another embodiment of the present invention wherein PR trimming and PR footing reduction are performed simultaneously prior to the deposition of the spacer oxide. This embodiment is similar to the embodiment described right above. However, this embodiment further includes reduction step of PR (photo resist) footing prior to spacer oxide film deposition.

As shown in FIG. 5A, PR (photo resist) footing in the lower portions of the photo resist template pattern may be generated. During the trimming step, the PR pattern is exposed to a direct plasma in a PR footing reduction step so that activated ions like O2 radical or Ar radical are accelerated towards the vertical direction, so trimming rate in the vertical direction (perpendicular to substrate and to electrode) is faster than in the horizontal direction (parallel to electrode) as shown in FIG. 5B. Therefore, the photo resist (PR) footing is reduced as shown in FIG. 5C. In this embodiment, the line width of the photo resist template patterns and the spacing between lines of the photo resist template patterns are in a ratio of 1:C (wherein 1≤C<3). In the example shown in FIG. 5C, C is about 1. This PR footing reduction step by direct plasma exposure results, in addition to footing reduction, to PR trimming and can also be considered as a PR resist trimming step with improved characteristics. This process is performed in the same reactor chamber as wherein deposition is performed. If the PR footing has been adequately removed in the PR footing reduction step, but additional trimming is needed, an additional trimming step without direct plasma exposure can be performed, either before or after the PR reduction step but prior to deposition.

A SiO2 film deposition by PEALD on photo resist template patterns is carried out with the following conditions.

Metalorganic precursors or halosilane precursors containing Si can be used as Si precursors. In this invention, SiH2[N(C2H5)2]2 was used as a Si precursor. Susceptor temperature for heating substrate varied from room temperature to 200 degree C., preferably the susceptor temperature was 50 degree C. During deposition, process pressure is maintained in a range from 1 to 10 Torr, preferably at a value of about 3 Torr. RF plasma power is in a range from 10 to 1000 W, preferably at a value of about 100 W to 150 W.

Gas flow condition:

FIG. 6 shows process sequence according to FIGS. 5A to 5C. Cycle for pre-trimming step for PR footing reduction is repeated and deposition is performed after that. Reactant like O2 is provided during the pre-trimming step and deposition step. Purge gas like Ar is provided during the deposition step. Plasma is provided intermittently during the pre-trimming step and deposition step.

The advantages of the present invention are as follows, compared to the case of performing trimming separately in advance.

If the template pattern (PR or carbon-based film) is trimmed to a width of 1×(10 to 19 nm) in a separate etching chamber, the reduction of width to height could lead to the weakening of the geometric structure, so the template pattern line could easily lean or collapse in the cleaning or wafer handling process after trimming. However, if the trimming and the film deposition are performed simultaneously according to the above described embodiments of the present invention, the deposited film can support the template pattern and the template pattern can maintain its shape or structure even if the width of the template pattern is thinned to the level of 10 nm.

Combining the trimming and the deposition process results in a simpler and more efficient process.

In ALD, the coverage of deposited material on the substrate changes gradually from 0% to 100% (full coverage) along the number of deposition cycles. As the coverage changes along the deposition, the simultaneously etching of a layer on which the spacer oxide film is deposited (photo resist or carbon template patterns in this invention) reduces and the apparent etching rate decelerates from a certain etching rate to zero etching rate. This deceleration of etching rate would help to control the very fine CD of the photo resist template patterns or carbon line. In prior art of dry etching, it would be very difficult to control the etching amount precisely with controlled time. If the overall etching rate is low, it would impact on the productivity, and if the etching rate is fast, it would impact on the controllability of CD. But, according to the present invention, by implementing the simultaneous etching and deposition, the sufficient etching rate at initial stage and sufficient controllability of CD can be achieved due to the variation of etching rate from high to low (deceleration effect) as the spacer oxide coverage gets close to the full coverage starting from zero coverage.

PR trimming process under direct plasma prior to deposition step leads to the reduction of PR footing as activated species is accelerated more towards the vertical direction than the horizontal direction on PR so that trimming rate is faster in the vertical direction than the horizontal direction on PR. This leads to better trimming and improves film uniformity in the deposition step.

While the present invention has been described in detail with reference to the preferred embodiments, those skilled in the art will appreciate that various modifications and substitutions can be made thereto without departing from the spirit and scope of the present invention as set forth in the appended claims.

Park, Hyung Sang, Inoue, Naoki, Beynet, Julien

Patent Priority Assignee Title
10312129, Sep 29 2015 ASM IP Holding B.V. Variable adjustment for precise matching of multiple chamber cavity housings
10340135, Nov 28 2016 ASM IP Holding B.V.; ASM IP HOLDING B V Method of topologically restricted plasma-enhanced cyclic deposition of silicon or metal nitride
10378106, Nov 14 2008 ASM IP Holding B.V. Method of forming insulation film by modified PEALD
10381219, Oct 25 2018 ASM IP Holding B.V. Methods for forming a silicon nitride film
10388509, Jun 28 2016 ASM IP Holding B.V. Formation of epitaxial layers via dislocation filtering
10388513, Jul 03 2018 ASM IP Holding B.V. Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
10395919, Jul 28 2016 ASM IP HOLDING B V Method and apparatus for filling a gap
10403504, Oct 05 2017 ASM IP HOLDING B V Method for selectively depositing a metallic film on a substrate
10410943, Oct 13 2016 ASM IP Holding B.V. Method for passivating a surface of a semiconductor and related systems
10435790, Nov 01 2016 ASM IP Holding B.V. Method of subatmospheric plasma-enhanced ALD using capacitively coupled electrodes with narrow gap
10438965, Dec 22 2014 ASM IP Holding B.V. Semiconductor device and manufacturing method thereof
10446393, May 08 2017 ASM IP Holding B.V. Methods for forming silicon-containing epitaxial layers and related semiconductor device structures
10458018, Jun 26 2015 ASM IP Holding B.V.; ASM IP HOLDING B V Structures including metal carbide material, devices including the structures, and methods of forming same
10468251, Feb 19 2016 ASM IP Holding B.V.; ASM IP HOLDING B V Method for forming spacers using silicon nitride film for spacer-defined multiple patterning
10468261, Feb 15 2017 ASM IP HOLDING B V Methods for forming a metallic film on a substrate by cyclical deposition and related semiconductor device structures
10468262, Feb 15 2017 ASM IP Holding B.V. Methods for forming a metallic film on a substrate by a cyclical deposition and related semiconductor device structures
10480072, Apr 06 2009 ASM IP HOLDING B V Semiconductor processing reactor and components thereof
10483099, Jul 26 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Method for forming thermally stable organosilicon polymer film
10504742, May 31 2017 ASM IP Holding B.V.; ASM IP HOLDING B V Method of atomic layer etching using hydrogen plasma
10510536, Mar 29 2018 ASM IP Holding B.V. Method of depositing a co-doped polysilicon film on a surface of a substrate within a reaction chamber
10529542, Mar 11 2015 ASM IP Holdings B.V. Cross-flow reactor and method
10529563, Mar 29 2017 ASM IP Holdings B.V. Method for forming doped metal oxide films on a substrate by cyclical deposition and related semiconductor device structures
10535516, Feb 01 2018 ASM IP Holdings B.V. Method for depositing a semiconductor structure on a surface of a substrate and related semiconductor structures
10541173, Jul 08 2016 ASM IP Holding B.V. Selective deposition method to form air gaps
10541333, Jul 19 2017 ASM IP Holding B.V. Method for depositing a group IV semiconductor and related semiconductor device structures
10559458, Nov 26 2018 ASM IP Holding B.V. Method of forming oxynitride film
10561975, Oct 07 2014 ASM IP Holdings B.V. Variable conductance gas distribution apparatus and method
10566223, Aug 28 2012 ASM IP Holdings B.V.; ASM IP HOLDING B V Systems and methods for dynamic semiconductor process scheduling
10590535, Jul 26 2017 ASM IP HOLDING B V Chemical treatment, deposition and/or infiltration apparatus and method for using the same
10600673, Jul 07 2015 ASM IP Holding B.V.; ASM IP HOLDING B V Magnetic susceptor to baseplate seal
10604847, Mar 18 2014 ASM IP Holding B.V. Gas distribution system, reactor including the system, and methods of using the same
10605530, Jul 26 2017 ASM IP Holding B.V. Assembly of a liner and a flange for a vertical furnace as well as the liner and the vertical furnace
10607895, Sep 18 2017 ASM IP HOLDING B V Method for forming a semiconductor device structure comprising a gate fill metal
10612136, Jun 29 2018 ASM IP HOLDING B V ; ASM IP Holding, B.V. Temperature-controlled flange and reactor system including same
10612137, Jul 08 2016 ASM IP HOLDING B V Organic reactants for atomic layer deposition
10622375, Nov 07 2016 ASM IP Holding B.V. Method of processing a substrate and a device manufactured by using the method
10643826, Oct 26 2016 ASM IP HOLDING B V Methods for thermally calibrating reaction chambers
10644025, Nov 07 2016 ASM IP Holding B.V. Method of processing a substrate and a device manufactured by using the method
10655221, Feb 09 2017 ASM IP Holding B.V. Method for depositing oxide film by thermal ALD and PEALD
10658181, Feb 20 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Method of spacer-defined direct patterning in semiconductor fabrication
10658205, Sep 28 2017 ASM IP HOLDING B V Chemical dispensing apparatus and methods for dispensing a chemical to a reaction chamber
10665452, May 02 2016 ASM IP Holdings B.V. Source/drain performance through conformal solid state doping
10672636, Aug 09 2017 ASM IP Holding B.V. Cassette holder assembly for a substrate cassette and holding member for use in such assembly
10683571, Feb 25 2014 ASM IP Holding B.V. Gas supply manifold and method of supplying gases to chamber using same
10685834, Jul 05 2017 ASM IP Holdings B.V. Methods for forming a silicon germanium tin layer and related semiconductor device structures
10692741, Aug 08 2017 ASM IP Holdings B.V.; ASM IP HOLDING B V Radiation shield
10707106, Jun 06 2011 ASM IP Holding B.V.; ASM IP HOLDING B V High-throughput semiconductor-processing apparatus equipped with multiple dual-chamber modules
10714315, Oct 12 2012 ASM IP Holdings B.V.; ASM IP HOLDING B V Semiconductor reaction chamber showerhead
10714335, Apr 25 2017 ASM IP Holding B.V.; ASM IP HOLDING B V Method of depositing thin film and method of manufacturing semiconductor device
10714350, Nov 01 2016 ASM IP Holdings, B.V.; ASM IP HOLDING B V Methods for forming a transition metal niobium nitride film on a substrate by atomic layer deposition and related semiconductor device structures
10714385, Jul 19 2016 ASM IP Holding B.V. Selective deposition of tungsten
10720322, Feb 19 2016 ASM IP Holding B.V. Method for forming silicon nitride film selectively on top surface
10720331, Nov 01 2016 ASM IP Holdings, B.V. Methods for forming a transition metal nitride film on a substrate by atomic layer deposition and related semiconductor device structures
10731249, Feb 15 2018 ASM IP HOLDING B V Method of forming a transition metal containing film on a substrate by a cyclical deposition process, a method for supplying a transition metal halide compound to a reaction chamber, and related vapor deposition apparatus
10734223, Oct 10 2017 ASM IP Holding B.V. Method for depositing a metal chalcogenide on a substrate by cyclical deposition
10734244, Nov 16 2017 ASM IP Holding B.V. Method of processing a substrate and a device manufactured by the same
10734497, Jul 18 2017 ASM IP HOLDING B V Methods for forming a semiconductor device structure and related semiconductor device structures
10741385, Jul 28 2016 ASM IP HOLDING B V Method and apparatus for filling a gap
10755922, Jul 03 2018 ASM IP HOLDING B V Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
10755923, Jul 03 2018 ASM IP Holding B.V. Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
10767789, Jul 16 2018 ASM IP Holding B.V. Diaphragm valves, valve components, and methods for forming valve components
10770286, May 08 2017 ASM IP Holdings B.V.; ASM IP HOLDING B V Methods for selectively forming a silicon nitride film on a substrate and related semiconductor device structures
10770336, Aug 08 2017 ASM IP Holding B.V.; ASM IP HOLDING B V Substrate lift mechanism and reactor including same
10784102, Dec 22 2016 ASM IP Holding B.V. Method of forming a structure on a substrate
10787741, Aug 21 2014 ASM IP Holding B.V. Method and system for in situ formation of gas-phase compounds
10797133, Jun 21 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Method for depositing a phosphorus doped silicon arsenide film and related semiconductor device structures
10804098, Aug 14 2009 ASM IP HOLDING B V Systems and methods for thin-film deposition of metal oxides using excited nitrogen-oxygen species
10811256, Oct 16 2018 ASM IP Holding B.V. Method for etching a carbon-containing feature
10818758, Nov 16 2018 ASM IP Holding B.V. Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures
10829852, Aug 16 2018 ASM IP Holding B.V. Gas distribution device for a wafer processing apparatus
10832903, Oct 28 2011 ASM IP Holding B.V. Process feed management for semiconductor substrate processing
10844484, Sep 22 2017 ASM IP Holding B.V.; ASM IP HOLDING B V Apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods
10844486, Apr 06 2009 ASM IP HOLDING B V Semiconductor processing reactor and components thereof
10847365, Oct 11 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Method of forming conformal silicon carbide film by cyclic CVD
10847366, Nov 16 2018 ASM IP Holding B.V. Methods for depositing a transition metal chalcogenide film on a substrate by a cyclical deposition process
10847371, Mar 27 2018 ASM IP Holding B.V. Method of forming an electrode on a substrate and a semiconductor device structure including an electrode
10851456, Apr 21 2016 ASM IP Holding B.V. Deposition of metal borides
10854498, Jul 15 2011 ASM IP Holding B.V.; ASM JAPAN K K Wafer-supporting device and method for producing same
10858737, Jul 28 2014 ASM IP Holding B.V.; ASM IP HOLDING B V Showerhead assembly and components thereof
10865475, Apr 21 2016 ASM IP HOLDING B V Deposition of metal borides and silicides
10867786, Mar 30 2018 ASM IP Holding B.V. Substrate processing method
10867788, Dec 28 2016 ASM IP Holding B.V.; ASM IP HOLDING B V Method of forming a structure on a substrate
10872771, Jan 16 2018 ASM IP Holding B. V. Method for depositing a material film on a substrate within a reaction chamber by a cyclical deposition process and related device structures
10883175, Aug 09 2018 ASM IP HOLDING B V Vertical furnace for processing substrates and a liner for use therein
10886123, Jun 02 2017 ASM IP Holding B.V. Methods for forming low temperature semiconductor layers and related semiconductor device structures
10892156, May 08 2017 ASM IP Holding B.V.; ASM IP HOLDING B V Methods for forming a silicon nitride film on a substrate and related semiconductor device structures
10896820, Feb 14 2018 ASM IP HOLDING B V Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process
10910262, Nov 16 2017 ASM IP HOLDING B V Method of selectively depositing a capping layer structure on a semiconductor device structure
10914004, Jun 29 2018 ASM IP Holding B.V. Thin-film deposition method and manufacturing method of semiconductor device
10923344, Oct 30 2017 ASM IP HOLDING B V Methods for forming a semiconductor structure and related semiconductor structures
10928731, Sep 21 2017 ASM IP Holding B.V. Method of sequential infiltration synthesis treatment of infiltrateable material and structures and devices formed using same
10934619, Nov 15 2016 ASM IP Holding B.V.; ASM IP HOLDING B V Gas supply unit and substrate processing apparatus including the gas supply unit
10941490, Oct 07 2014 ASM IP Holding B.V. Multiple temperature range susceptor, assembly, reactor and system including the susceptor, and methods of using the same
10943771, Oct 26 2016 ASM IP Holding B.V. Methods for thermally calibrating reaction chambers
10950432, Apr 25 2017 ASM IP Holding B.V. Method of depositing thin film and method of manufacturing semiconductor device
10975470, Feb 23 2018 ASM IP Holding B.V. Apparatus for detecting or monitoring for a chemical precursor in a high temperature environment
11001925, Dec 19 2016 ASM IP Holding B.V. Substrate processing apparatus
11004977, Jul 19 2017 ASM IP Holding B.V. Method for depositing a group IV semiconductor and related semiconductor device structures
11015245, Mar 19 2014 ASM IP Holding B.V. Gas-phase reactor and system having exhaust plenum and components thereof
11018002, Jul 19 2017 ASM IP Holding B.V. Method for selectively depositing a Group IV semiconductor and related semiconductor device structures
11018047, Jan 25 2018 ASM IP Holding B.V. Hybrid lift pin
11022879, Nov 24 2017 ASM IP Holding B.V. Method of forming an enhanced unexposed photoresist layer
11024523, Sep 11 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Substrate processing apparatus and method
11031242, Nov 07 2018 ASM IP Holding B.V. Methods for depositing a boron doped silicon germanium film
11049751, Sep 14 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Cassette supply system to store and handle cassettes and processing apparatus equipped therewith
11053591, Aug 06 2018 ASM IP Holding B.V. Multi-port gas injection system and reactor system including same
11056344, Aug 30 2017 ASM IP HOLDING B V Layer forming method
11056567, May 11 2018 ASM IP Holding B.V. Method of forming a doped metal carbide film on a substrate and related semiconductor device structures
11069510, Aug 30 2017 ASM IP Holding B.V. Substrate processing apparatus
11081345, Feb 06 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Method of post-deposition treatment for silicon oxide film
11087997, Oct 31 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Substrate processing apparatus for processing substrates
11088002, Mar 29 2018 ASM IP HOLDING B V Substrate rack and a substrate processing system and method
11094546, Oct 05 2017 ASM IP Holding B.V. Method for selectively depositing a metallic film on a substrate
11094582, Jul 08 2016 ASM IP Holding B.V. Selective deposition method to form air gaps
11101370, May 02 2016 ASM IP Holding B.V. Method of forming a germanium oxynitride film
11107676, Jul 28 2016 ASM IP Holding B.V. Method and apparatus for filling a gap
11114283, Mar 16 2018 ASM IP Holding B.V. Reactor, system including the reactor, and methods of manufacturing and using same
11114294, Mar 08 2019 ASM IP Holding B.V. Structure including SiOC layer and method of forming same
11127589, Feb 01 2019 ASM IP Holding B.V. Method of topology-selective film formation of silicon oxide
11127617, Nov 27 2017 ASM IP HOLDING B V Storage device for storing wafer cassettes for use with a batch furnace
11139191, Aug 09 2017 ASM IP HOLDING B V Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith
11139308, Dec 29 2015 ASM IP Holding B.V.; ASM IP HOLDING B V Atomic layer deposition of III-V compounds to form V-NAND devices
11158513, Dec 13 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Methods for forming a rhenium-containing film on a substrate by a cyclical deposition process and related semiconductor device structures
11164955, Jul 18 2017 ASM IP Holding B.V. Methods for forming a semiconductor device structure and related semiconductor device structures
11168395, Jun 29 2018 ASM IP Holding B.V. Temperature-controlled flange and reactor system including same
11171025, Jan 22 2019 ASM IP Holding B.V. Substrate processing device
11205585, Jul 28 2016 ASM IP Holding B.V.; ASM IP HOLDING B V Substrate processing apparatus and method of operating the same
11217444, Nov 30 2018 ASM IP HOLDING B V Method for forming an ultraviolet radiation responsive metal oxide-containing film
11222772, Dec 14 2016 ASM IP Holding B.V. Substrate processing apparatus
11227782, Jul 31 2019 ASM IP Holding B.V. Vertical batch furnace assembly
11227789, Feb 20 2019 ASM IP Holding B.V. Method and apparatus for filling a recess formed within a substrate surface
11230766, Mar 29 2018 ASM IP HOLDING B V Substrate processing apparatus and method
11232963, Oct 03 2018 ASM IP Holding B.V. Substrate processing apparatus and method
11233133, Oct 21 2015 ASM IP Holding B.V. NbMC layers
11242598, Jun 26 2015 ASM IP Holding B.V. Structures including metal carbide material, devices including the structures, and methods of forming same
11244825, Nov 16 2018 ASM IP Holding B.V. Methods for depositing a transition metal chalcogenide film on a substrate by a cyclical deposition process
11251035, Dec 22 2016 ASM IP Holding B.V. Method of forming a structure on a substrate
11251040, Feb 20 2019 ASM IP Holding B.V. Cyclical deposition method including treatment step and apparatus for same
11251068, Oct 19 2018 ASM IP Holding B.V. Substrate processing apparatus and substrate processing method
11270899, Jun 04 2018 ASM IP Holding B.V. Wafer handling chamber with moisture reduction
11274369, Sep 11 2018 ASM IP Holding B.V. Thin film deposition method
11282698, Jul 19 2019 ASM IP Holding B.V. Method of forming topology-controlled amorphous carbon polymer film
11286558, Aug 23 2019 ASM IP Holding B.V. Methods for depositing a molybdenum nitride film on a surface of a substrate by a cyclical deposition process and related semiconductor device structures including a molybdenum nitride film
11286562, Jun 08 2018 ASM IP Holding B.V. Gas-phase chemical reactor and method of using same
11289326, May 07 2019 ASM IP Holding B.V. Method for reforming amorphous carbon polymer film
11295980, Aug 30 2017 ASM IP HOLDING B V Methods for depositing a molybdenum metal film over a dielectric surface of a substrate by a cyclical deposition process and related semiconductor device structures
11296189, Jun 21 2018 ASM IP Holding B.V. Method for depositing a phosphorus doped silicon arsenide film and related semiconductor device structures
11306395, Jun 28 2017 ASM IP HOLDING B V Methods for depositing a transition metal nitride film on a substrate by atomic layer deposition and related deposition apparatus
11315794, Oct 21 2019 ASM IP Holding B.V. Apparatus and methods for selectively etching films
11339476, Oct 08 2019 ASM IP Holding B.V. Substrate processing device having connection plates, substrate processing method
11342216, Feb 20 2019 ASM IP Holding B.V. Cyclical deposition method and apparatus for filling a recess formed within a substrate surface
11345999, Jun 06 2019 ASM IP Holding B.V. Method of using a gas-phase reactor system including analyzing exhausted gas
11355338, May 10 2019 ASM IP Holding B.V. Method of depositing material onto a surface and structure formed according to the method
11361990, May 28 2018 ASM IP Holding B.V. Substrate processing method and device manufactured by using the same
11374112, Jul 19 2017 ASM IP Holding B.V. Method for depositing a group IV semiconductor and related semiconductor device structures
11378337, Mar 28 2019 ASM IP Holding B.V. Door opener and substrate processing apparatus provided therewith
11387106, Feb 14 2018 ASM IP Holding B.V. Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process
11387120, Sep 28 2017 ASM IP Holding B.V. Chemical dispensing apparatus and methods for dispensing a chemical to a reaction chamber
11390945, Jul 03 2019 ASM IP Holding B.V. Temperature control assembly for substrate processing apparatus and method of using same
11390946, Jan 17 2019 ASM IP Holding B.V. Methods of forming a transition metal containing film on a substrate by a cyclical deposition process
11390950, Jan 10 2017 ASM IP HOLDING B V Reactor system and method to reduce residue buildup during a film deposition process
11393690, Jan 19 2018 ASM IP HOLDING B V Deposition method
11396702, Nov 15 2016 ASM IP Holding B.V. Gas supply unit and substrate processing apparatus including the gas supply unit
11398382, Mar 27 2018 ASM IP Holding B.V. Method of forming an electrode on a substrate and a semiconductor device structure including an electrode
11401605, Nov 26 2019 ASM IP Holding B.V. Substrate processing apparatus
11410851, Feb 15 2017 ASM IP Holding B.V. Methods for forming a metallic film on a substrate by cyclical deposition and related semiconductor device structures
11411088, Nov 16 2018 ASM IP Holding B.V. Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures
11414760, Oct 08 2018 ASM IP Holding B.V. Substrate support unit, thin film deposition apparatus including the same, and substrate processing apparatus including the same
11417545, Aug 08 2017 ASM IP Holding B.V. Radiation shield
11424119, Mar 08 2019 ASM IP HOLDING B V Method for selective deposition of silicon nitride layer and structure including selectively-deposited silicon nitride layer
11430640, Jul 30 2019 ASM IP Holding B.V. Substrate processing apparatus
11430674, Aug 22 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Sensor array, apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods
11437241, Apr 08 2020 ASM IP Holding B.V. Apparatus and methods for selectively etching silicon oxide films
11443926, Jul 30 2019 ASM IP Holding B.V. Substrate processing apparatus
11447861, Dec 15 2016 ASM IP HOLDING B V Sequential infiltration synthesis apparatus and a method of forming a patterned structure
11447864, Apr 19 2019 ASM IP Holding B.V. Layer forming method and apparatus
11453943, May 25 2016 ASM IP Holding B.V.; ASM IP HOLDING B V Method for forming carbon-containing silicon/metal oxide or nitride film by ALD using silicon precursor and hydrocarbon precursor
11453946, Jun 06 2019 ASM IP Holding B.V. Gas-phase reactor system including a gas detector
11469098, May 08 2018 ASM IP Holding B.V. Methods for depositing an oxide film on a substrate by a cyclical deposition process and related device structures
11473195, Mar 01 2018 ASM IP Holding B.V. Semiconductor processing apparatus and a method for processing a substrate
11476109, Jun 11 2019 ASM IP Holding B.V. Method of forming an electronic structure using reforming gas, system for performing the method, and structure formed using the method
11482412, Jan 19 2018 ASM IP HOLDING B V Method for depositing a gap-fill layer by plasma-assisted deposition
11482418, Feb 20 2018 ASM IP Holding B.V. Substrate processing method and apparatus
11482533, Feb 20 2019 ASM IP Holding B.V. Apparatus and methods for plug fill deposition in 3-D NAND applications
11488819, Dec 04 2018 ASM IP Holding B.V. Method of cleaning substrate processing apparatus
11488854, Mar 11 2020 ASM IP Holding B.V. Substrate handling device with adjustable joints
11492703, Jun 27 2018 ASM IP HOLDING B V Cyclic deposition methods for forming metal-containing material and films and structures including the metal-containing material
11495459, Sep 04 2019 ASM IP Holding B.V. Methods for selective deposition using a sacrificial capping layer
11499222, Jun 27 2018 ASM IP HOLDING B V Cyclic deposition methods for forming metal-containing material and films and structures including the metal-containing material
11499226, Nov 02 2018 ASM IP Holding B.V. Substrate supporting unit and a substrate processing device including the same
11501956, Oct 12 2012 ASM IP Holding B.V. Semiconductor reaction chamber showerhead
11501968, Nov 15 2019 ASM IP Holding B.V.; ASM IP HOLDING B V Method for providing a semiconductor device with silicon filled gaps
11501973, Jan 16 2018 ASM IP Holding B.V. Method for depositing a material film on a substrate within a reaction chamber by a cyclical deposition process and related device structures
11515187, May 01 2020 ASM IP Holding B.V.; ASM IP HOLDING B V Fast FOUP swapping with a FOUP handler
11515188, May 16 2019 ASM IP Holding B.V. Wafer boat handling device, vertical batch furnace and method
11521851, Feb 03 2020 ASM IP HOLDING B V Method of forming structures including a vanadium or indium layer
11527400, Aug 23 2019 ASM IP Holding B.V. Method for depositing silicon oxide film having improved quality by peald using bis(diethylamino)silane
11527403, Dec 19 2019 ASM IP Holding B.V. Methods for filling a gap feature on a substrate surface and related semiconductor structures
11530483, Jun 21 2018 ASM IP Holding B.V. Substrate processing system
11530876, Apr 24 2020 ASM IP Holding B.V. Vertical batch furnace assembly comprising a cooling gas supply
11532757, Oct 27 2016 ASM IP Holding B.V. Deposition of charge trapping layers
11551912, Jan 20 2020 ASM IP Holding B.V. Method of forming thin film and method of modifying surface of thin film
11551925, Apr 01 2019 ASM IP Holding B.V. Method for manufacturing a semiconductor device
11557474, Jul 29 2019 ASM IP Holding B.V. Methods for selective deposition utilizing n-type dopants and/or alternative dopants to achieve high dopant incorporation
11562901, Sep 25 2019 ASM IP Holding B.V. Substrate processing method
11572620, Nov 06 2018 ASM IP Holding B.V. Methods for selectively depositing an amorphous silicon film on a substrate
11581186, Dec 15 2016 ASM IP HOLDING B V Sequential infiltration synthesis apparatus
11581220, Aug 30 2017 ASM IP Holding B.V. Methods for depositing a molybdenum metal film over a dielectric surface of a substrate by a cyclical deposition process and related semiconductor device structures
11587814, Jul 31 2019 ASM IP Holding B.V. Vertical batch furnace assembly
11587815, Jul 31 2019 ASM IP Holding B.V. Vertical batch furnace assembly
11587821, Aug 08 2017 ASM IP Holding B.V. Substrate lift mechanism and reactor including same
11594450, Aug 22 2019 ASM IP HOLDING B V Method for forming a structure with a hole
11594600, Nov 05 2019 ASM IP Holding B.V. Structures with doped semiconductor layers and methods and systems for forming same
11605528, Jul 09 2019 ASM IP Holding B.V. Plasma device using coaxial waveguide, and substrate treatment method
11610774, Oct 02 2019 ASM IP Holding B.V. Methods for forming a topographically selective silicon oxide film by a cyclical plasma-enhanced deposition process
11610775, Jul 28 2016 ASM IP HOLDING B V Method and apparatus for filling a gap
11615970, Jul 17 2019 ASM IP HOLDING B V Radical assist ignition plasma system and method
11615980, Feb 20 2019 ASM IP Holding B.V. Method and apparatus for filling a recess formed within a substrate surface
11626308, May 13 2020 ASM IP Holding B.V. Laser alignment fixture for a reactor system
11626316, Nov 20 2019 ASM IP Holding B.V. Method of depositing carbon-containing material on a surface of a substrate, structure formed using the method, and system for forming the structure
11629406, Mar 09 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Semiconductor processing apparatus comprising one or more pyrometers for measuring a temperature of a substrate during transfer of the substrate
11629407, Feb 22 2019 ASM IP Holding B.V. Substrate processing apparatus and method for processing substrates
11637011, Oct 16 2019 ASM IP Holding B.V. Method of topology-selective film formation of silicon oxide
11637014, Oct 17 2019 ASM IP Holding B.V. Methods for selective deposition of doped semiconductor material
11639548, Aug 21 2019 ASM IP Holding B.V. Film-forming material mixed-gas forming device and film forming device
11639811, Nov 27 2017 ASM IP HOLDING B V Apparatus including a clean mini environment
11643724, Jul 18 2019 ASM IP Holding B.V. Method of forming structures using a neutral beam
11644758, Jul 17 2020 ASM IP Holding B.V. Structures and methods for use in photolithography
11646184, Nov 29 2019 ASM IP Holding B.V. Substrate processing apparatus
11646197, Jul 03 2018 ASM IP Holding B.V. Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
11646204, Jun 24 2020 ASM IP Holding B.V.; ASM IP HOLDING B V Method for forming a layer provided with silicon
11646205, Oct 29 2019 ASM IP Holding B.V. Methods of selectively forming n-type doped material on a surface, systems for selectively forming n-type doped material, and structures formed using same
11649546, Jul 08 2016 ASM IP Holding B.V. Organic reactants for atomic layer deposition
11658029, Dec 14 2018 ASM IP HOLDING B V Method of forming a device structure using selective deposition of gallium nitride and system for same
11658030, Mar 29 2017 ASM IP Holding B.V. Method for forming doped metal oxide films on a substrate by cyclical deposition and related semiconductor device structures
11658035, Jun 30 2020 ASM IP HOLDING B V Substrate processing method
11664199, Oct 19 2018 ASM IP Holding B.V. Substrate processing apparatus and substrate processing method
11664245, Jul 16 2019 ASM IP Holding B.V. Substrate processing device
11664267, Jul 10 2019 ASM IP Holding B.V. Substrate support assembly and substrate processing device including the same
11674220, Jul 20 2020 ASM IP Holding B.V. Method for depositing molybdenum layers using an underlayer
11676812, Feb 19 2016 ASM IP Holding B.V. Method for forming silicon nitride film selectively on top/bottom portions
11680839, Aug 05 2019 ASM IP Holding B.V. Liquid level sensor for a chemical source vessel
11682572, Nov 27 2017 ASM IP Holdings B.V. Storage device for storing wafer cassettes for use with a batch furnace
11685991, Feb 14 2018 ASM IP HOLDING B V ; Universiteit Gent Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process
11688603, Jul 17 2019 ASM IP Holding B.V. Methods of forming silicon germanium structures
11694892, Jul 28 2016 ASM IP Holding B.V. Method and apparatus for filling a gap
11695054, Jul 18 2017 ASM IP Holding B.V. Methods for forming a semiconductor device structure and related semiconductor device structures
11705333, May 21 2020 ASM IP Holding B.V. Structures including multiple carbon layers and methods of forming and using same
11718913, Jun 04 2018 ASM IP Holding B.V.; ASM IP HOLDING B V Gas distribution system and reactor system including same
11725277, Jul 20 2011 ASM IP HOLDING B V Pressure transmitter for a semiconductor processing environment
11725280, Aug 26 2020 ASM IP Holding B.V. Method for forming metal silicon oxide and metal silicon oxynitride layers
11735414, Feb 06 2018 ASM IP Holding B.V. Method of post-deposition treatment for silicon oxide film
11735422, Oct 10 2019 ASM IP HOLDING B V Method of forming a photoresist underlayer and structure including same
11735445, Oct 31 2018 ASM IP Holding B.V. Substrate processing apparatus for processing substrates
11742189, Mar 12 2015 ASM IP Holding B.V. Multi-zone reactor, system including the reactor, and method of using the same
11742198, Mar 08 2019 ASM IP Holding B.V. Structure including SiOCN layer and method of forming same
11746414, Jul 03 2019 ASM IP Holding B.V. Temperature control assembly for substrate processing apparatus and method of using same
11749562, Jul 08 2016 ASM IP Holding B.V. Selective deposition method to form air gaps
11767589, May 29 2020 ASM IP Holding B.V. Substrate processing device
11769670, Dec 13 2018 ASM IP Holding B.V. Methods for forming a rhenium-containing film on a substrate by a cyclical deposition process and related semiconductor device structures
11769682, Aug 09 2017 ASM IP Holding B.V. Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith
11776846, Feb 07 2020 ASM IP Holding B.V. Methods for depositing gap filling fluids and related systems and devices
11781221, May 07 2019 ASM IP Holding B.V. Chemical source vessel with dip tube
11781243, Feb 17 2020 ASM IP Holding B.V. Method for depositing low temperature phosphorous-doped silicon
11795545, Oct 07 2014 ASM IP Holding B.V. Multiple temperature range susceptor, assembly, reactor and system including the susceptor, and methods of using the same
11798830, May 01 2020 ASM IP Holding B.V. Fast FOUP swapping with a FOUP handler
11798834, Feb 20 2019 ASM IP Holding B.V. Cyclical deposition method and apparatus for filling a recess formed within a substrate surface
11798999, Nov 16 2018 ASM IP Holding B.V. Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures
11802338, Jul 26 2017 ASM IP Holding B.V. Chemical treatment, deposition and/or infiltration apparatus and method for using the same
11804364, May 19 2020 ASM IP Holding B.V. Substrate processing apparatus
11804388, Sep 11 2018 ASM IP Holding B.V. Substrate processing apparatus and method
11810788, Nov 01 2016 ASM IP Holding B.V. Methods for forming a transition metal niobium nitride film on a substrate by atomic layer deposition and related semiconductor device structures
11814715, Jun 27 2018 ASM IP Holding B.V. Cyclic deposition methods for forming metal-containing material and films and structures including the metal-containing material
11814747, Apr 24 2019 ASM IP Holding B.V. Gas-phase reactor system-with a reaction chamber, a solid precursor source vessel, a gas distribution system, and a flange assembly
11821078, Apr 15 2020 ASM IP HOLDING B V Method for forming precoat film and method for forming silicon-containing film
11823866, Apr 02 2020 ASM IP Holding B.V. Thin film forming method
11823876, Sep 05 2019 ASM IP Holding B.V.; ASM IP HOLDING B V Substrate processing apparatus
11827978, Aug 23 2019 ASM IP Holding B.V. Methods for depositing a molybdenum nitride film on a surface of a substrate by a cyclical deposition process and related semiconductor device structures including a molybdenum nitride film
11827981, Oct 14 2020 ASM IP HOLDING B V Method of depositing material on stepped structure
11828707, Feb 04 2020 ASM IP Holding B.V. Method and apparatus for transmittance measurements of large articles
11830730, Aug 29 2017 ASM IP HOLDING B V Layer forming method and apparatus
11830738, Apr 03 2020 ASM IP Holding B.V. Method for forming barrier layer and method for manufacturing semiconductor device
11837483, Jun 04 2018 ASM IP Holding B.V. Wafer handling chamber with moisture reduction
11837494, Mar 11 2020 ASM IP Holding B.V. Substrate handling device with adjustable joints
11840761, Dec 04 2019 ASM IP Holding B.V. Substrate processing apparatus
11848200, May 08 2017 ASM IP Holding B.V. Methods for selectively forming a silicon nitride film on a substrate and related semiconductor device structures
11851755, Dec 15 2016 ASM IP Holding B.V. Sequential infiltration synthesis apparatus and a method of forming a patterned structure
11866823, Nov 02 2018 ASM IP Holding B.V. Substrate supporting unit and a substrate processing device including the same
11873557, Oct 22 2020 ASM IP HOLDING B V Method of depositing vanadium metal
11876008, Jul 31 2019 ASM IP Holding B.V. Vertical batch furnace assembly
11876356, Mar 11 2020 ASM IP Holding B.V. Lockout tagout assembly and system and method of using same
11885013, Dec 17 2019 ASM IP Holding B.V. Method of forming vanadium nitride layer and structure including the vanadium nitride layer
11885020, Dec 22 2020 ASM IP Holding B.V. Transition metal deposition method
11885023, Oct 01 2018 ASM IP Holding B.V. Substrate retaining apparatus, system including the apparatus, and method of using same
11887857, Apr 24 2020 ASM IP Holding B.V. Methods and systems for depositing a layer comprising vanadium, nitrogen, and a further element
11891696, Nov 30 2020 ASM IP Holding B.V. Injector configured for arrangement within a reaction chamber of a substrate processing apparatus
11898242, Aug 23 2019 ASM IP Holding B.V. Methods for forming a polycrystalline molybdenum film over a surface of a substrate and related structures including a polycrystalline molybdenum film
11898243, Apr 24 2020 ASM IP Holding B.V. Method of forming vanadium nitride-containing layer
11901175, Mar 08 2019 ASM IP Holding B.V. Method for selective deposition of silicon nitride layer and structure including selectively-deposited silicon nitride layer
11901179, Oct 28 2020 ASM IP HOLDING B V Method and device for depositing silicon onto substrates
11908684, Jun 11 2019 ASM IP Holding B.V. Method of forming an electronic structure using reforming gas, system for performing the method, and structure formed using the method
11908733, May 28 2018 ASM IP Holding B.V. Substrate processing method and device manufactured by using the same
11915929, Nov 26 2019 ASM IP Holding B.V. Methods for selectively forming a target film on a substrate comprising a first dielectric surface and a second metallic surface
D880437, Feb 01 2018 ASM IP Holding B.V. Gas supply plate for semiconductor manufacturing apparatus
D900036, Aug 24 2017 ASM IP Holding B.V.; ASM IP HOLDING B V Heater electrical connector and adapter
D903477, Jan 24 2018 ASM IP HOLDING B V Metal clamp
D913980, Feb 01 2018 ASM IP Holding B.V. Gas supply plate for semiconductor manufacturing apparatus
D922229, Jun 05 2019 ASM IP Holding B.V. Device for controlling a temperature of a gas supply unit
D930782, Aug 22 2019 ASM IP Holding B.V. Gas distributor
D931978, Jun 27 2019 ASM IP Holding B.V. Showerhead vacuum transport
D935572, May 24 2019 ASM IP Holding B.V.; ASM IP HOLDING B V Gas channel plate
D940837, Aug 22 2019 ASM IP Holding B.V. Electrode
D944946, Jun 14 2019 ASM IP Holding B.V. Shower plate
D947913, May 17 2019 ASM IP Holding B.V.; ASM IP HOLDING B V Susceptor shaft
D948463, Oct 24 2018 ASM IP Holding B.V. Susceptor for semiconductor substrate supporting apparatus
D949319, Aug 22 2019 ASM IP Holding B.V. Exhaust duct
D965044, Aug 19 2019 ASM IP Holding B.V.; ASM IP HOLDING B V Susceptor shaft
D965524, Aug 19 2019 ASM IP Holding B.V. Susceptor support
D975665, May 17 2019 ASM IP Holding B.V. Susceptor shaft
D979506, Aug 22 2019 ASM IP Holding B.V. Insulator
D980813, May 11 2021 ASM IP HOLDING B V Gas flow control plate for substrate processing apparatus
D980814, May 11 2021 ASM IP HOLDING B V Gas distributor for substrate processing apparatus
D981973, May 11 2021 ASM IP HOLDING B V Reactor wall for substrate processing apparatus
ER3967,
ER4489,
ER6015,
ER6328,
ER8750,
Patent Priority Assignee Title
20060175669,
20080076070,
20080277656,
20100081094,
20100112496,
20100233885,
JP2009016814,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jul 12 2013ASM IP Holding B.V.(assignment on the face of the patent)
Date Maintenance Fee Events
Feb 13 2020M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Jan 23 2024M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Dec 18 20214 years fee payment window open
Jun 18 20226 months grace period start (w surcharge)
Dec 18 2022patent expiry (for year 4)
Dec 18 20242 years to revive unintentionally abandoned end. (for year 4)
Dec 18 20258 years fee payment window open
Jun 18 20266 months grace period start (w surcharge)
Dec 18 2026patent expiry (for year 8)
Dec 18 20282 years to revive unintentionally abandoned end. (for year 8)
Dec 18 202912 years fee payment window open
Jun 18 20306 months grace period start (w surcharge)
Dec 18 2030patent expiry (for year 12)
Dec 18 20322 years to revive unintentionally abandoned end. (for year 12)