The invention is to provide a structure of IC pad and its forming method. The structure is arranged in an insulation layer and is comprised of a lower electric-conduction layer, a compound layer structure and a pad layer. The lower electric-conduction layer is arranged at an appropriate position in the insulation layer and is connected to an electric potential. The compound layer structure is arranged on the insulation layer and is composed of at least one electric-conduction layer and at least one electric-conduction connecting layer, both are inter-overlapped to each other. The pad layer is arranged on the compound layer structure.
|
0. 33. An integrated circuit (IC) device having a pad structure formed thereon, the IC device comprising:
a) a substrate;
b) an insulation layer formed on the substrate;
c) a lower electric-conduction layer formed in the insulation layer;
d) a compound layer structure formed in the insulation layer;
e) a first pad layer formed on the insulation layer and coupled to the compound layer structure, wherein the first pad layer and the compound layer structure are spaced apart from the lower electric-conduction layer; and
f) a second pad layer formed on the insulation layer and coupled to the lower electric-conduction layer.
0. 32. An integrated circuit (IC) device having a pad structure formed thereon, the IC device comprising:
a) a substrate;
b) an insulation layer formed on the substrate;
c) a lower electric-conduction layer formed in the insulation layer;
d) a compound layer structure formed in the insulation layer;
e) a first pad layer formed on the insulation layer and coupled to the compound layer structure, wherein the first pad layer and the compound layer structure are spaced apart from the lower electric-conduction layer; and
f) a second pad layer formed on the insulation layer and coupled to the lower electric-conduction layer, wherein a noise from the substrate is kept away from the first pad layer by the lower electric-conduction layer.
0. 23. An integrated circuit (IC) device having a pad structure formed thereon, the IC device comprising:
a) a substrate;
b) an insulation layer formed on the substrate;
c) a plurality of electric-conduction layers formed in the insulation layer, including a lower electric-conduction layer, each electric-conduction layer having a thickness;
d) a plurality of connecting layers, each connecting layer having a thickness, the connection layers interposed between the electric-conduction layers, the plurality of connecting layers selectively coupling one or more of the electric-conduction layers;
e) a compound layer structure formed in the insulation layer;
f) a first pad layer formed on the insulation layer and coupled to the compound layer structure, wherein the first pad layer and the compound layer structure are spaced apart and above from the lower electric-conduction layer, wherein the compound layer structure and the lower electric-conduction layer are spaced apart by the thickness of at least one electric-conduction layer and the thickness of at least one connecting layer; and
g) a second pad layer formed on the insulation layer and coupled to the lower electric-conduction layer.
0. 1. An integrated circuit (IC) device having a pad structure formed thereon, the IC device comprising:
a) a substrate;
b) an insulation layer formed on the substrate;
c) a lower electric-conduction layer formed in the insulation layer;
d) a compound layer structure formed in the insulation layer;
e) a first pad layer formed on the insulation layer and coupled to the compound layer structure, wherein the first pad layer and the compound layer structure are spaced apart from the lower electric-conduction layer; and
f) a second pad layer formed on the insulation layer and coupled to the lower electric-conduction layer.
0. 2. The IC device according to
0. 3. The IC device according to
0. 4. The IC device according to
0. 5. The IC device according to
0. 6. The IC device according to
0. 7. The IC device according to
0. 8. The IC device according to
0. 9. The IC device according to
0. 10. The IC device according to
0. 11. An integrated circuit (IC) device having a pad structure formed thereon, the IC device comprising:
a) a substrate;
b) an insulation layer formed on the substrate;
c) a lower electric-conduction layer formed in the insulation layer;
d) a compound layer structure formed in the insulation layer; and
e) a first pad layer formed on the insulation layer and coupled to the compound layer structure, wherein the first pad layer and the compound layer structure are spaced apart from the lower electric-conduction layer.
0. 12. The IC device according to
0. 13. The IC device according to
0. 14. The IC device according to
0. 15. The IC device according to
0. 16. The IC device according to
0. 17. The IC device according to
0. 18. The IC device according to
0. 19. A method for fabricating an IC device having a pad structure formed thereon, the method comprising:
a) providing a substrate;
b) forming an insulation layer formed on the substrate;
c) forming a lower electric-conduction layer formed in the insulation layer, at least a part of the lower electric-conduction layer being covered by the insulation layer;
d) forming a compound layer structure formed in the insulation layer, the compound layer structure being spaced apart from and not connected to the lower electric-conduction layer; and
e) forming a first pad layer formed on the insulation layer, the first pad layer being coupled to the compound layer,
wherein in the forming a first pad layer step e) the first pad layer and the compound layer are spaced apart from the lower electric-conduction layer.
0. 20. The method according to
0. 21. The method according to
forming at least one first electric-conduction layer on the insulation layer; and
forming at least one first connecting layer on the insulation layer, wherein the first connecting layer is to couple the first electric-conduction layer to the first pad layer.
0. 22. The method according to
0. 24. The IC device according to claim 23, wherein the compound layer structure comprises a first electric-conduction layer and a first connecting layer to couple the first electric-conduction layer to the first pad layer.
0. 25. The IC device according to claim 24, wherein the first connecting layer comprises a plurality of via plugs.
0. 26. The IC device according to claim 24, wherein the first electric-conduction layer is shaped like a webbed railing.
0. 27. The IC device according to claim 24, wherein the area of the first electric-conduction layer is smaller than that of the first pad layer.
0. 28. The IC device according to claim 23, wherein the first pad layer is shaped like a polygon.
0. 29. The IC device according to claim 23, further comprising a passivation layer formed on the insulation layer to cover a part of the outer rim of at least one of the first and second pad layers.
0. 30. The IC device according to claim 23, further comprising at least one second connecting layer for coupling the second pad layer to the lower electric-conduction layer.
0. 31. The IC device according to claim 30, further comprising at least one second electric-conduction layer coupled between the second pad layer and the lower electric-conduction layer with the second connecting layer.
0. 34. The IC device according to claim 33, wherein the compound layer structure comprises a first electric-conduction layer and a first connecting layer to couple the first electric-conduction layer to the first pad layer.
0. 35. The IC device according to claim 33, further comprising at least one second connecting layer for coupling the second pad layer to the lower electric-conduction layer; and at least one second electric-conduction layer coupled between the second pad layer and the lower electric-conduction layer with the second connecting layer.
0. 36. The IC device according to claim 35, wherein, the area of the first electric-conduction layer is smaller than that of the first pad layer.
0. 37. The IC device according to claim 33, wherein the first pad layer is shaped like a polygon.
0. 38. The IC device according to claim 33, further comprising a passivation layer formed on the insulation layer to cover a part of the outer rim of at least one of the first and second pad layers.
|
40 400 will be kept away by the lower electric-conduction layer 300 which may be connected to a power source or voltage signal by the second pad layer 700.
The compound layer structure 100 is arranged on the insulation layer 500 and is composed of at least one electric-conduction layer 102 and at least one electric-conduction connecting layer 101, both which are inter-overlapped to each other. The pad layer 600 is arranged on the compound layer structure 100 and is adjacent to the top face side of the insulation layer 500. In the preferable embodiments according to the invention and in order to lower down the value of the effective capacitance of the entire pad, the pad layer 600 is realized by the structuring method of polygon shape and the area of the electric-conduction layer 102 is designed to be smaller than that of the pad layer 600, such that the value of the equivalent electric capacitance to the lower electric-conduction layer 300 may be further effectively lowered down. The electric-conduction layer 102 may be realized by the methods of railing structure or honeycomb structure that may reduce the area of electric-conduction layer 102. The electric-conduction connecting layer 101 further includes plural vias and plural via plugs. The structure of this electric-conduction connecting layer 101 may be modified and implemented by those who are skilled in such art according to above disclosure, but it still possesses the merits of the invention and is also within the spirit and scope of the invention, so repetitious description is not presented herein.
In the preferable embodiments according to the invention, the IC pad structure further includes a passivation layer 105, which is arranged on the insulation layer 500 and is partially connected to the pad layer 600. From above design, the compound layer structure 100 is signally connected and structured to the pad layer 600, and a steady bonding zone is thereby formed, such that it may enhance the boding tension and effectively raise the bonding adherence. Therefore, the tension generated during the bonding procedure to draw the entire structure of the IC pad out of the semiconductor chip may be prevented.
In order to further recognize and understand the characteristics, objectives and functions of the present invention, please refer to
Step (a): providing a substrate that is arranged with an insulation layer thereon.
Step (b): forming a lower electric-conduction layer at an appropriate position in the insulation layer; the lower electric-conduction layer is composed of plural electric-conduction layers and plural electric-conduction connecting layers. In this embodiment, each of the electric-conduction layer is interlaced-connected to the corresponding electric-conduction connecting layers, as shown in
Step (c): a compound layer structure formed on the insulation layer is composed of at least one electric-conduction layer and at least one electric-conduction connecting layer, each of the electric-conduction layer is interlaced-connected to the corresponding electric-conduction connecting layers, as shown in
Step (d): forming a pad layer on the compound layer structure, wherein the area of the former is larger than that of the electric-conduction layer of the latter, and the pad layer is structured as a polygon shape.
Step (e): forming a passivation layer on the insulation layer, such that the pad layer may form a bonding zone with the passivation layer.
Accordingly, the structure of an IC pad and its forming method according to the invention may indeed reduce the value of equivalent electric capacitance of the entire pad, separate the noise coming from the semiconductor substrate, and increase the bonding adherence, so this kind of designing method may be adapted to integrated circuit of high frequency and fulfill the requirement of high frequency and low noise.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5284797, | Sep 18 1992 | Bell Semiconductor, LLC | Semiconductor bond pads |
5502337, | Jul 04 1994 | Renesas Electronics Corporation | Semiconductor device structure including multiple interconnection layers with interlayer insulating films |
5736791, | Feb 07 1995 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and bonding pad structure therefor |
5814860, | Oct 02 1996 | LAPIS SEMICONDUCTOR CO , LTD | Semiconductor IC device having first and second pads on surface of semiconductor chip |
5923088, | Aug 22 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bond pad structure for the via plug process |
5986343, | May 04 1998 | Bell Semiconductor, LLC | Bond pad design for integrated circuits |
6023095, | Mar 31 1997 | TESSERA ADVANCED TECHNOLOGIES, INC | Semiconductor device and manufacture method thereof |
6163074, | Jun 24 1998 | Samsung Electronics Co., Ltd. | Integrated circuit bonding pads including intermediate closed conductive layers having spaced apart insulating islands therein |
6163075, | May 26 1998 | NEC Electronics Corporation | Multilayer wiring structure and semiconductor device having the same, and manufacturing method therefor |
6313537, | Dec 09 1997 | Samsung Electronics Co., Ltd. | Semiconductor device having multi-layered pad and a manufacturing method thereof |
6465337, | Jun 24 1998 | Samsung Electronics Co., Ltd. | Methods of fabricating integrated circuit bonding pads including intermediate closed conductive layers having spaced apart insulating islands therein |
6717270, | Apr 09 2003 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Integrated circuit die I/O cells |
20010000928, | |||
20010010407, | |||
20020145206, | |||
JP2000299319, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 31 2016 | Realtek Semiconductor Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Dec 18 2021 | 4 years fee payment window open |
Jun 18 2022 | 6 months grace period start (w surcharge) |
Dec 18 2022 | patent expiry (for year 4) |
Dec 18 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 18 2025 | 8 years fee payment window open |
Jun 18 2026 | 6 months grace period start (w surcharge) |
Dec 18 2026 | patent expiry (for year 8) |
Dec 18 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 18 2029 | 12 years fee payment window open |
Jun 18 2030 | 6 months grace period start (w surcharge) |
Dec 18 2030 | patent expiry (for year 12) |
Dec 18 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |