A method is provided for forming a metal/semiconductor/metal (MSM) back-to-back Schottky diode from a silicon (si) semiconductor. The method deposits a si semiconductor layer between a bottom electrode and a top electrode, and forms a MSM diode having a threshold voltage, breakdown voltage, and on/off current ratio. The method is able to modify the threshold voltage, breakdown voltage, and on/off current ratio of the MSM diode in response to controlling the si semiconductor layer thickness. Generally, both the threshold and breakdown voltage are increased in response to increasing the si thickness. With respect to the on/off current ratio, there is an optimal thickness. The method is able to form an amorphous si (a-si) and polycrystalline si (polySi) semiconductor layer using either chemical vapor deposition (CVD) or DC sputtering. The si semiconductor can be doped with a Group V donor material, which decreases the threshold voltage and increases the breakdown voltage.
|
6. A metal/semiconductor/metal (MSM) back-to-back Schottky diode fabricated from a silicon (si) semiconductor, comprising:
a si substrate;
a bottom electrode with a platinum (Pt) layer overlying the si substrate, and a titanium nitride (tin) layer overlying the Pt layer;
an amorphous si (a-si) semiconductor layer overlying the bottom electrode, having a thickness in the a range of 10 nm to 80 nanometers (nm) nm; and,
a tin top electrode overlying the a-si semiconductor layer,
wherein the MSM diode has a threshold voltage in a range of about 0.8 volts to 2 volts and a breakdown voltage in a range of about 2.5 volts to 6 volts.
1. A method for forming a metal/semiconductor/metal (MSM) back-to-back Schottky diode from a silicon (si) semiconductor, the method comprising:
providing a si substrate;
forming a bottom electrode with a platinum (Pt) layer overlying the si substrate, and a titanium nitride (tin) layer overlying the Pt layer;
forming an amorphous si (a-si) semiconductor layer overlying the bottom electrode, having a thickness in the a range of about 10 nm to 80 nanometers (nm) nm;
forming a tin top electrode overlying the a-si semiconductor layer; and,
forming a MSM diode having wherein the formed MSM diode has a threshold voltage in the a range of about 0.8 volts to 2 volts, and a breakdown voltage in the range of about 2.5 volts to 6 volts.
0. 17. An apparatus comprising:
a substrate;
a bottom electrode including a first electrically-conductive layer overlying the substrate, and a second electrically-conductive layer overlying the first electrically-conductive layer;
a deposited amorphous material overlying the bottom electrode, wherein the deposited amorphous material has a thickness in a range of about 10 to 80 nanometers (nm); and
a top electrode overlying the deposited amorphous material, wherein the top electrode includes a third electrically-conductive layer,
wherein the apparatus comprises a metal/semiconductor/metal diode having a threshold voltage in a range of about 0.8 to 2 volts and a breakdown voltage in a range of about 2.5 volts to 6 volts.
0. 11. A method for forming a diode, the method comprising:
forming a bottom electrode on a substrate, wherein the bottom electrode includes a first electrically-conductive layer and a second electrically-conductive layer overlying the first electrically-conductive layer;
forming a deposited amorphous material overlying the bottom electrode, wherein the deposited amorphous material has a thickness in a range of about 10 nm to 80 nm; and
forming a top electrode overlying the deposited amorphous material, wherein the top electrode comprises a third electrically-conductive layer; and
wherein the formed diode has a threshold voltage in a range of about 0.8 volts to 2 volts and a breakdown voltage in a range of about 2.5 volts to 6 volts;
forming a metal/semiconductor/metal diode having a threshold voltage in a range of about 0.8 volts to 2 volts and a breakdown voltage in a range of about 2.5 volts to 6 volts.
2. The method for forming a MSM back-to-back Schottky diode from a si semiconductor according to of
3. The method for forming a MSM back-to-back Schottky diode from a si semiconductor according to of
4. The method for forming a MSM back-to-back Schottky diode from a si semiconductor according to
providing a si substrate;
forming a bottom electrode with a platinum (Pt) layer overlying the si substrate, and a titanium nitride (tin) layer overlying the Pt layer;
forming an amorphous si (a-si) semiconductor layer overlying the bottom electrode, having a thickness in a range of about 10 to 80 nanometers (nm);
forming a tin top electrode overlying the a-si semiconductor layer;
doping the a-si semiconductor layer with a Group V donor material; and,
wherein forming the MSM diode includes forming an MSM diode with wherein the formed MSM diode has a threshold voltage in the a range of about 2 volts to 3.5 volts and a breakdown voltage in the a range of about 6 volts to 12 volts.
5. The method for forming a MSM back-to-back Schottky diode from a si semiconductor according to of
0. 7. The MSM back-to-back Schottky diode from a si semiconductor according to
8. The MSM back-to-back Schottky diode from a si semiconductor according to
a si substrate;
a bottom electrode with a platinum (Pt) layer overlying the si substrate, and a titanium nitride (tin) layer overlying the Pt layer;
an amorphous si (a-si) semiconductor layer overlying the bottom electrode, having a thickness in a range of 10 nm to 80 nm; and
a tin top electrode overlying the a-si semiconductor layer,
wherein the a-si semiconductor layer has a thickness of about 30 nm; and, and wherein the MSM diode has a threshold voltage of about 1.5 volts, a breakdown voltage of about 3.5 volts, and an on/off current ratio of about 1.5 ×102 amperes per square centimeters (A/cm2) at 3 volts, to about 6 ×10−2 A/cm2 at 1 volt.
9. The MSM back-to-back Schottky diode from a si semiconductor according to
a si substrate;
a bottom electrode with a platinum (Pt) layer overlying the si substrate, and a titanium nitride (tin) layer overlying the Pt layer;
an amorphous si (a-si) semiconductor layer overlying the bottom electrode, having a thickness in a range of 10 nm to 80 nm; and
a tin top electrode overlying the a-si semiconductor layer,
wherein the a-si semiconductor layer includes comprises a Group V donor dopant material; and, and wherein the MSM diode has a threshold voltage in the a range of about 2 volts to 3.5 volts and a breakdown voltage in the a range of about 6 volts to 12 volts.
10. The MSM back-to-back Schottky diode from a si semiconductor according to of
0. 12. The method of claim 11, wherein the first electrically-conductive layer comprises platinum, and wherein the second electrically-conductive layer comprises titanium nitride.
0. 13. The method of claim 12, wherein the third electrically-conductive layer comprises titanium nitride.
0. 14. The method of claim 11, wherein the first electrically-conductive layer and the second electrically-conductive layer each comprise at least one of Ir, Au, Ag, tin, AlCu, Pd, W, Ti, Cr, si, Al, Rh, Ta, Ru, TaN, YBCO, indium tin oxide, InO3, ZnO, RuO2, and La1-xSrxCoO3.
0. 15. The method of claim 14, wherein the third electrically-conductive layer comprises at least one of Ir, Au, Ag, tin, AlCu, Pd, W, Ti, Cr, si, Al, Rh, Ta, Ru, TaN, YBCO, indium tin oxide, InO3, ZnO, RuO2, and La1-xSrxCoO3.
0. 16. The method of claim 11, further comprising doping the deposited amorphous material with a Group V donor material.
0. 18. The apparatus of claim 17, wherein the first electrically-conductive layer comprises platinum, and wherein the second electrically-conductive layer comprises titanium nitride.
0. 19. The apparatus of claim 18, wherein the third electrically-conductive layer comprises titanium nitride.
0. 20. The apparatus of claim 17, wherein the first electrically-conductive layer and the second electrically-conductive layer each comprise at least one of Ir, Au, Ag, tin, AlCu, Pd, W, Ti, Cr, si, Al, Rh, Ta, Ru, TaN, YBCO, indium tin oxide, InO3, ZnO, RuO2, and La1-xSrxCoO3.
0. 21. The apparatus of claim 20, wherein the third electrically-conductive layer comprises at least one of Ir, Au, Ag, tin, AlCu, Pd, W, Ti, Cr, si, Al, Rh, Ta, Ru, TaN, YBCO, indium tin oxide, InO3, ZnO, RuO2, and La1-xSrxCoO3.
0. 22. The apparatus of claim 17, wherein the substrate comprises silicon.
0. 23. The apparatus of claim 17, wherein the substrate comprises at least one of Ge, SiO2, GeAs, glass, quartz, or plastic.
0. 24. The apparatus of claim 17, wherein the deposited amorphous material is doped with a Group V donor material.
0. 25. The apparatus of claim 17, wherein the bottom electrode, the deposited amorphous material, and the top electrode are components of a metal/semiconductor/metal (MSM) diode, wherein the apparatus further comprises a memory resistor bottom electrode and a memory resistor material overlying the memory resistor bottom electrode, and wherein the MSM diode overlies the memory resistor material.
|
This application is a reissue of U.S. patent application Ser. No. 12/234,663, filed Sep. 21, 2008 (now U.S. Pat. No. 7,968,419), entitled, BACK-TO-BACK METAL/SEMICONDUCTOR/METAL (MSM) SCHOTTKY DIODE which is a Divisional of a patent application entitled, METAL/SEMICONDUCTOR/METAL (MSM) BACK-TO-BACK SCHOTTKY DIODE, invented by Tingkai Li et al., Ser. No. 11/435,669, filed May 17, 2006 issued as U.S. Pat. No. 7,446,010; which is a Continuation-in-Part of a patent application entitled, MSM BINARY SWITCH MEMORY DEVICE, invented by Sheng Teng Hsu et al., Ser. No. 11/184,660, filed Jul. 18, 2005 issued as U.S. Pat. No. 7,303,971. This application is a Continuation-in-Part of a patent application entitled, METAL/ZnOx/METAL CURRENT LIMITER, invented by Tingkai Li et al., Ser. No. 11/216,398, filed Aug. 31, 2005 now U.S. Pat. No. 7,271,081. This application is a Continuation-in-Part of a patent application entitled, CROSSPOINT RESISTOR MEMORY DEVICE WITH BACK-TO-BACK SCHOTTKY DIODE, invented by Sheng Teng Hsu et al., Ser. No. 11/295,778, filed Dec. 7, 2005 now abandoned.
The above-mentioned applications are expressly incorporated herein by reference, and both claim priority under 35 U.S.C. §120. All of the above-referenced applications are incorporated herein by reference.
1. Field of the Invention
This invention generally relates to an integrated circuit (IC) fabrication process and, more particularly, to an MSM device, made with a silicon semiconductor, that acts as a back-to-back Schottky diode.
2. Description of the Related Art
A cross-point memory array is a matrix of memory elements, with electrical contacts arranged along x-axes (i.e., word lines) and along y-axes (i.e., bit lines). In some aspects, a digital value is stored as a memory resistance (high or low). The memory state of a memory cell can be read by supplying a voltage to the word line connected to the selected memory element. The resistance or memory state can be read as an output voltage of the bit line connected to the selected memory cell.
Cross-point resistor memory arrays are prone to read disturbance problems. As part of the read operation, electric current flows from a selected word line, through a selected memory cell, to a bit line. However, current also flows into unselected word lines that happen to cross over the selected bit line. The conduction of current into unselected word lines acts to decrease the output impedance and, hence, reduce the output voltage. To clearly distinguish memory states, the output voltage must be clearly distinguishable.
The undesired flow of current through a resistance memory cell can be addressed through the use of series-connected diodes, since reverse biased diodes are poor conductors. However, this same feature makes a one-diode/one resistor (1D1R) memory difficult to program. Programming voltages cannot be used that reverse bias the diode. Therefore, 1D1R cells are better for suited for unipolar programming. Further, diodes are preferable formed from single crystal silicon, for optimal performance. However, large crystal grains are difficult to form using thin-film deposition processes.
Many cross-point resistor memory array structures have been proposed in attempts to minimize cross-talk problems during read operations in a large area cross-point resistor memory array. IRID memory cell are well suited for a mono-polarity programming memory array. However, high performance diodes can only be fabricated on single crystal silicon. For multi-layer three-dimensional arrays, the upper layer of a diode is formed by re-crystallization of deposited silicon, and the resulting diode usually exhibits poor electrical properties. In addition, the diode must be formed from a silicon film that is fairly thick.
Rinerson et al., U.S. Pat. No. 6,753,561, have proposed a memory cell of a metal/insulator/metal (MIM) structure in series with a resistor memory. The MIM device is non-conductive at low biases. When the bias voltage is higher than a certain value, the conductivity drastically increases. This voltage is called either the “current rise-up voltage” or “varistor voltage”. The high field generated in response to the MIM high current region is associated with impact ionization. MIM devices are well known to be unstable if subjected to high current density stress. This is due to deep trap states in the insulator and the local avalanche breakdown when a high electric field is applied to the insulator. As a result, the current voltage characteristics are reversible only at relatively low current conditions. Therefore, MIM non-ohmic devices are not suitable for cross-point memory cells, which require a large numbers of programming operations. In addition, Rinerson does not teach specific MIM materials, or how a MIM device is fabricated.
It would be advantageous if a back-to-back Schottky diode device could be easily fabricated at relatively low temperatures that was highly conductive when forward biased, poorly conductive when reversed biased at relatively low voltages, but highly conductive when reversed biased at higher voltages.
It would be advantageous if the above-mentioned diode could be fabricated with a resistance memory device, to build 1R1D crosspoint memory arrays that have low leakage current, but are capable of programming using bipolar voltages.
Described herein is a back-to-back diode device that permits current flow in both forward and reverse directions under higher voltage (forward and reverse) bias conditions, but blocks current in under lower voltage bias conditions. The current limiter can be added to a resistance memory cell, to permit high voltage bipolar programming, without the penalty of flowing current into unselected word lines during lower voltage read operations.
Many conventional cross-point resistor memory arrays suffer from read disturbance problems, as electric current flows from a selected word line, through a selected memory cell to a bit line, and then into unselected word lines which cross over the bit line. A cross-point array made with a current limiter in the memory cells minimizes the current flow into the unselected word lines, maximizing the output (read) voltage.
A metal/semiconductor/metal (MSM) back-to-back Schottky barrier device exhibits a symmetrical non-ohmic property with respect to both positive and negative bias voltages. This device can be used as memory cell current limiter in a resistor cross-point memory array. Since the conductivity of the semiconductor is high, and the capture cross-section of trap state is small, the device is stable operating at high fields. The current density of MSM devices can be several orders of magnitude higher than that of MIM devices.
In addition to 1R1D crosspoint memory applications, the MSM can be used in other applications and circuits that use a current limiting diode. In one aspect, details of an amorphous Si MSM diode (e.g., a TiN/A-Si/TiN structure) are presented, fabricated using DC-sputtering, B and As implantations, and post-annealing processes.
Accordingly, a method is provided for forming a MSM back-to-back Schottky diode from a silicon (Si) semiconductor. The method deposits a Si semiconductor layer between a bottom electrode and a top electrode, and forms a MSM diode having a threshold voltage, breakdown voltage, and on/off current ratio. The method is able to modify the threshold voltage, breakdown voltage, and on/off current ratio of the MSM diode in response to controlling the Si semiconductor layer thickness. Generally, both the threshold and breakdown voltage are increased in response to increasing the Si thickness. With respect to the on/off current ratio, there is an optimal thickness.
The method is able to form an amorphous Si (a-Si) and polycrystalline Si (polySi) semiconductor layer using either chemical vapor deposition (CVD) or DC sputtering. For example, DC sputtering can be used to form an a-Si film. The a-Si can then be annealed to form polySi. Increases in the DC sputtering power or substrate temperature, result in a decrease in threshold voltage, an increase in breakdown voltage, and a decrease in the on/off current ratio. Likewise, the threshold voltage and breakdown voltage increase in response to increasing the oxygen partial pressure. If the semiconductor layer is deposited to the optimal thickness, then the on/off current ratio is decreased when the Si thickness is made thinner, as both the on and off currents increase. Likewise, if the Si thickness is made greater than the optimal thickness, then the on/off current ratio also decreases, as both the on and off currents decrease.
Fabrication details are also presented for the deposition of semiconductor material using the CVD process. In addition, the Si semiconductor can be doped with a Group V donor material. Doping decreases the threshold voltage and increases the breakdown voltage. There is also an on/off current ratio optimal thickness to consider when doping is used.
Additional details of the above-described method of forming an MSM back-to-back Schottky diode, and an MSM diode device are provided below.
The a-Si semiconductor range of thickness may be considered unconventional, and even unexpected. As described in more detail below, the optimal device performance is dependent upon a thickness that must be balanced against considerations of threshold voltage, breakdown voltage, and on/off current ratio.
As described in more detail below, generally the MSM diode 100 has a threshold voltage in the range of about 0.8 to 2 volts and a breakdown voltage in the range of about 2.5 to 6 volts. If the a-Si semiconductor layer 110 has a thickness 112 of about 30 nm, then the MSM diode has a threshold voltage of about 1.5 volts, a breakdown voltage of about 3.5 volts, and an on/off current ratio of about 1.5×102 amperes per square centimeters (A/cm2) at 3 volts, to 6×10−2 A/cm2 at 1 volt, which is 3.5 orders of magnitude.
When the a-Si semiconductor layer 110 includes a Group V donor dopant material, the MSM diode 100 has a threshold voltage in the range of about 2 to 3.5 volts and a breakdown voltage in the range of about 6 to 12 volts. If the doped a-Si semiconductor layer 110 has a thickness 112 of about 30 nm, then the MSM diode 100 has a threshold voltage of about 2.5 volts and a breakdown voltage of about 6 volts.
Besides the materials specifically mentioned above, the top electrode 114 and bottom electrode 104 can be made from the following materials: Pt, Ir, Au, Ag, TiN, AlCu, Pd, W, Ti, Cr, Si, Al, Rh, Ta, Ru, TaN, YBCO, indium tin oxide (ITO), InO3, ZnO, RuO2, and La1-xSrxCoO3. However, other unnamed electrode materials are also known in the art that may be used. The substrate 102 is not limited to Si, and may be a material such as Ge, SiO2, GeAs, glass, quartz, or plastic. Further, although an a-Si semiconductor material has been presented, in other aspects the semiconductor material is polySi.
The memory resistor material 204 overlying the memory resistor bottom electrode 202 may be a material such as Pr0.3Ca0.7MnO3 (PCMO), colossal magnetoresistive (CMR) film, transition metal oxides, Mott insulators, high-temperature super conductor (HTSC), or perovskite materials.
The MSM top electrode 114 may be a word line in an array of connected memory devices. In a memory array, a plurality of devices 200 would be attached to each bit line and word line, as is well understood in the art. Then, the MR bottom electrode 202 would be a bit line connected to other memory devices (not shown) in the array. In other aspects not shown, the MSM diode 100 is formed “under” the MR cell, as opposed to “over” the memory cell as shown. That is, the MSM bottom metal electrode 104 would be the bit line, with the memory resistor bottom electrode 202 formed overlying the MSM top electrode 114. Then, an MR top electrode over the MR material 204 (not shown) would be a word line. Materials such as Pt, Ir, Au, Ag, Ru, TiN, Ti, Al, ALCu, Pd, Rh, W, Cr, conductive oxides, Ag, Au, Pt, Ir, or TiN, may potentially be used as the MR top and bottom electrodes.
As described above, the present invention MSM current limiter can be used for crosspoint resistance random access memory (RRAM) arrays and other applications. To that end, amorphous Si MSM structures were studied, especially TiN/a-Si/TiN with a-Si thickness ranging from about 10 nm to 80 nm, with and without As implantation, using DC-sputtering methods. The current/voltage (IV) curves of the MSM devices with a-Si thin films exhibit non-linear characteristics. The threshold voltage and breakdown voltage increase, and the current decreases, as the a-Si film thickness increases. Interesting data is observed from MSM devices having an a-Si thickness in the range of about 30 and 50 nm.
Experimental Methods
The substrate is a P-type Si (100) wafer. After SC1, SC2 cleaning and HF 20:1 dip etching, 100 nm Pt and 150 nm TiN layers are deposited on the Si wafer to form the bottom electrode. The bottom and top electrodes can be any metals such as Pt, Ir, Al, AlCu, Au, Ag, Pd, Rh, W, Ti, Cr, and Si, to name a few materials. The bottom and top electrodes can also be conductive oxides such YBCO, ITO, InO3, ZnO, RuO2, and La1-xSrxCoO3. Interesting data is obtained from TiN/a-Si/TiN structures.
Amorphous Si thin films with various thicknesses from 10 nm to 80 nm can be deposited on TiN using DC-sputtering and CVD methods. The DC-sputtering and CVD process conditions are listed in Table 1 and 2. As an experiment, half of the wafers with various thicknesses are implanted with As, at 30 keV, with dose of 1E12, and annealed at 500° C. for 10 minutes. MSM diodes with polySi films thickness of 1200 nm are also formed, with double ion implantations of B at 200 keV and 1E13, and an As-implantation of 30 keV and 2E15, with post-annealing at temperatures from about 700-900° C. for 30-90 minutes. Finally, top electrodes of TIN, with thickness of 150 nm are deposited and patterned on the a-Si to make MSM device structures. The device structure is Si/Pt (100 nm)/TiN(150 nm)/a-Si/TiN(150 nm).
The phases of the a-Si films can be identified using x-ray diffraction. A Scanning Electron Microscope can be used to measure the thickness and surface morphologies of the films. The properties of the MSM devices with various a-Si thickness can be measured using a HP 4156A precision semiconductor parameter analyzer.
TABLE 1
The DC sputtering process conditions for a-Si thin films
Power
Dep.
Dep.
Target
(W)
Temp.
Dep. Pres.
Atmosphere
Time
Si
100-300
20-200° C.
7-9 mtorr
Ar
7-150 m
TABLE 2
The process conditions for CVD polysilicon deposition
Deposition
Deposition
Deposition
Silane flow
temp.
pressure
time
40-200 sccm
500-600° C.
150-250 mtorr
10 min.-6 hours
Experimental Results
In
In
In
In
In
In
In
In
In summary, the IV curves of the MSM devices with a-Si thin films exhibit non-linear characteristics. The threshold voltage and breakdown voltage increase, and the current decreases, with increases in the a-Si film thickness. Compared with MSM devices without implantation, MSM devices with As implanted in the Si thin-films show very good nonlinear characteristics, higher threshold and breakdown voltages, but lower currents. The reason may due to the formation of surface oxide on amorphous Si during the implantation and post-annealing, which may be cured with an HF surface cleaning. Good current limiter data is obtained from MSM devices with an a-Si thickness of 30 nm, as shown in
A crosspoint resistor memory array requires a current limiting device, such as diode, in series with the bit memory resistor, to minimize the programming interference, programming disturbance, and read disturbances. A crosspoint memory array with a diode in series with the memory resistance bit cells can only be programmed using mono-polarity voltage pulses. Since a high quality (single-crystal) diode cannot be fabricated onto metal multi-layers, the integration of a resistor cross-point memory array with a diode/resistor cell is not feasible. A MIM current limiter cannot be used in place of diode, as a metal-insulator-metal device is not reliable, even in a very small current density operation. The reliability problems are due to the deep trap states in the insulator and the local catastrophic breakdown in the insulator. However, if the insulator is replaced with a semiconductor material, a back-to-back Schottky structure can be formed.
The MSM device functions as a back-to-back Schottky diode. The current density is dependent upon the barrier height of the metal, with respect to the semiconductor. The series resistance of the MSM device may be decreased, by reducing the thickness and the resistivity of the semiconductor material. If the semiconductor is too thin, the leakage current of the device increases and the low bias voltage current may be too large for some practical memory cell applications. Since the purpose of MSM device is to limit the current flow through the unselected cells in an array, the IV properties of the MSM device do not have to be symmetric around the zero bias voltage. Therefore, the MSM electrodes need not be the same material.
Step 902 deposits a Si semiconductor layer between a bottom electrode and a top electrode. Depositing the Si semiconductor layer in Step 902 includes forming a semiconductor layer selected from a-Si or polySi materials, using a CVD or DC sputtering process. Step 904 forms a MSM diode having a threshold voltage, breakdown voltage, and on/off current ratio. Step 906 modifies the threshold voltage, breakdown voltage, and on/off current ratio of the MSM diode in response to controlling the Si semiconductor layer thickness.
Generally, increasing the Si thickness in Step 902 leads to an increase in the threshold voltage and an increase the breakdown voltage (Step 906). With respect to the on/off ratio, however, there is an optimal thickness. The optimal thickness is associated with a large on/off current ratio. If the Si semiconductor layer is deposited to this so-called optimal thickness in Step 902, then modifying the on/off current ratio of the MSM diode in Step 906 includes substeps. Step 906a increases both the on and off currents in response to decreasing the Si thickness below optimal thickness. Step 906b decreases both the on and off currents in response to increasing the Si thickness above the optimal thickness.
In one aspect, Step 902 forms an a-Si semiconductor with the DC sputtering process as follows:
using a Si target;
sputtering with a power in the range of about 100 to 300 watts (W);
heating a substrate to a temperature of about 20° to 200° C.;
creating a deposition pressure in the range of about 7.0 to 9 mtorr;
using an atmosphere of Ar;
depositing for a duration in the range of about 7 to 150 minutes; and,
forming a-Si.
Step 902 forms a polySi semiconductor with the DC sputtering process, following the formation of the a-Si, by annealing at a temperature greater than 550° C., and forming polySi as a result.
In one aspect, increasing the DC sputtering power or substrate temperature in Step 902 results in (Step 906) decreasing the threshold voltage, increasing the breakdown voltage, and decreasing the on/off current ratio.
If Step 902 forms the a-Si semiconductor with a DC sputtering process that uses an oxygen partial pressure in the range of 0 to 5%, then Step 906 increases the threshold voltage and breakdown voltage in response to increasing the oxygen partial pressure. In considering the thickness of the Si semiconductor deposited in Step 902, Step 906 modifies the on/off current ratio of the MSM diode in response to increasing the oxygen partial pressure as follows. The on/off current ratio decreases when the Si thickness is less than the optimal (defined with respect to the on/off ratio) thickness. Likewise, the on/off current ratio decreases when the Si thickness is greater than the optimal thickness.
Alternately, Step 902 forms the Si semiconductor layer using a CVD process as follows:
flowing silane at a rate in the range of about 40 to 200 standard cubic centimeters (sccm);
heating the substrate to a temperature in the range of about 500 to 600° C.;
creating a deposition pressure in the range of about 150 to 250 milliTorr (mtorr); and,
depositing for a duration in the range of about 10 minutes to 6 hours.
In another aspect of the method, Step 903 dopes the Si semiconductor layer with a Group V donor material. Then, modifying the threshold voltage, breakdown voltage, and on/off current ratio of the MSM diode in Step 906 includes decreasing the threshold voltage and increasing the breakdown voltage in response to increasing the doping the Si semiconductor layer.
In considering the thickness of the Si semiconductor deposited in Step 902, the on/off current ratio of the MSM diode is modified (Step 906) in response to doping the Si semiconductor layer as follows. The on/off current ratio decreases when the Si thickness is less than the optimal (as defined with respect to the on/off ratio) thickness. Likewise, the on/off current ratio decreases when the Si thickness is greater than the optimal thickness.
In one aspect, doping the Si semiconductor layer in Step 903 includes substeps. Step 903a implants As with an energy of about 30 keV and a dose of about 1×1012. Step 903b anneals at a temperature of about 500° C. for about 10 minutes. In another aspect, Step 902 forms a polysi semiconductor layer having a thickness in the range of about 600 to 1200 nm. Then, doping the Si semiconductor layer in Step 903 includes alternate substeps. Step 903c implants B with an energy of about 200 keV and a dose of about 1×1013. Step 903d implants As with an energy of about 30 keV and a dose of about 2×1015. Step 903e anneals at a temperature in the range of about 700° to 900° C. for about 30 to 90 minutes.
In one aspect, forming the a-Si semiconductor layer in Step 1006 includes forming an a-Si layer with a thickness of about 30 nm. Then, Step 1010 forms an MSM diode with a threshold voltage of about 1.5 volts and a breakdown voltage of about 3.5 volts. Step 1010 also forms an MSM diode with an on/off current ratio of about 1.5×102 amperes per square centimeters (A/cm2) at 3 volts, to 6×10−2 A/cm2 at 1 volt, which is 3.5 orders of magnitude.
In another aspect, Step 1007 dopes the a-Si semiconductor layer with a Group V donor material. Then, Step 1010 forms an MSM diode with a threshold voltage in the range of about 2 to 3.5 volts and a breakdown voltage in the range of about 6 to 12 volts. If the a-Si semiconductor layer is formed to a thickness of about 30 nm (Step 1006), then Step 1010 forms an MSM diode with a threshold voltage of about 2.5 volts and a breakdown voltage of about 6 volts.
A MSM back-to-back Schottky diode made with a Si semiconductor, and corresponding fabrication processes have been provided. Examples of process details have been presented to illustrate the invention. Likewise, a resistance memory device has been presented as an example of an application. However, the invention is not limited to merely these examples. Other variations and embodiments of the invention will occur to those skilled in the art.
Hsu, Sheng Teng, Li, Tingkai, Evans, David R.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4980546, | Oct 25 1988 | Thomson-CSF | Photosensitive device of the type with amplification of the signal at the photosensitive dots |
5484686, | Jun 24 1988 | Hitachi, Ltd. | Optical recording media and information recording and reproducing units |
5489774, | Sep 20 1994 | BOARD OF TRUSTEES OF THE LELAND STANFORD JUNIOR UNIVERSITY, THE | Combined atomic force and near field scanning optical microscope with photosensitive cantilever |
5496759, | Dec 29 1994 | Micron Technology, Inc | Highly producible magnetoresistive RAM process |
5534711, | Jan 18 1991 | Ovonyx, Inc | Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom |
5616947, | Feb 01 1994 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device having an MIS structure |
5687112, | Apr 19 1996 | Ovonyx, Inc | Multibit single cell memory element having tapered contact |
5838608, | Jun 16 1997 | Everspin Technologies, Inc | Multi-layer magnetic random access memory and method for fabricating thereof |
5973335, | Dec 22 1994 | NXP B V | Semiconductor memory devices with amorphous silicon alloy |
6013950, | May 19 1994 | Sandia Corporation | Semiconductor diode with external field modulation |
6281142, | Jun 04 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dielectric cure for reducing oxygen vacancies |
6331944, | Apr 13 2000 | International Business Machines Corporation | Magnetic random access memory using a series tunnel element select mechanism |
6532050, | Jul 08 1999 | LG DISPLAY CO , LTD | Liquid crystal display device with TFTs on color filters, and method of manufacturing the same |
6534326, | Mar 13 2002 | Sharp Laboratories of America, Inc.; Sharp Laboratories of America, Inc | Method of minimizing leakage current and improving breakdown voltage of polycrystalline memory thin films |
6753561, | Aug 02 2002 | Unity Semiconductor Corporation | Cross point memory array using multiple thin films |
6914810, | Dec 13 2001 | Kabushiki Kaisha Toshiba | Magnetic memory device and manufacturing method thereof |
7029924, | Sep 05 2003 | Xenogenic Development Limited Liability Company | Buffered-layer memory cell |
7126841, | Aug 02 2002 | Unity Semiconductor Corporation | Non-volatile memory with a single transistor and resistive memory element |
7149108, | Aug 02 2002 | Unity Semiconductor Corporation | Memory array of a non-volatile RAM |
7271081, | Jul 18 2005 | Xenogenic Development Limited Liability Company | Metal/ZnOx/metal current limiter |
7303971, | Jul 18 2005 | Xenogenic Development Limited Liability Company | MSM binary switch memory device |
7446010, | Jul 18 2005 | Xenogenic Development Limited Liability Company | Metal/semiconductor/metal (MSM) back-to-back Schottky diode |
7608514, | Jul 18 2005 | Xenogenic Development Limited Liability Company | MSM binary switch memory |
7968419, | Jul 18 2005 | Xenogenic Development Limited Liability Company | Back-to-back metal/semiconductor/metal (MSM) Schottky diode |
20020130312, | |||
20040160804, | |||
20040227203, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 27 2013 | Xenogenic Development Limited Liability Company | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 09 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 07 2022 | 4 years fee payment window open |
Nov 07 2022 | 6 months grace period start (w surcharge) |
May 07 2023 | patent expiry (for year 4) |
May 07 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 07 2026 | 8 years fee payment window open |
Nov 07 2026 | 6 months grace period start (w surcharge) |
May 07 2027 | patent expiry (for year 8) |
May 07 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 07 2030 | 12 years fee payment window open |
Nov 07 2030 | 6 months grace period start (w surcharge) |
May 07 2031 | patent expiry (for year 12) |
May 07 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |