A digital-to-time converter includes a first node, a second node configured to receive a reference signal, and a digital-to-analog signal converter configured to couple a passive impedance to the first node. The passive impedance is selected according to the digital code. The digital-to-time converter also includes a first switch configured to selectively couple the first node to a second reference signal in response to the input signal and a comparator configured to generate the output signal based on a first signal on the first node and the reference signal on the second node. The digital-to-time converter may include a second switch configured to selectively couple the first node to a third reference signal in response to a first control signal.
|
14. A method comprising:
establishing a first voltage level on a first node;
generating an input signal and a digital code based on a reference clock signal and a digital divider code;
selecting a passive impedance according to the digital code;
changing a voltage on the first node from the first voltage level to a second voltage level according to a digital code and at a predetermined slew rate using the passive impedance, a switching threshold voltage level being between the first voltage level and the second voltage level; and
generating an output voltage signal based on a comparison of the voltage on the first node to the switching threshold voltage level, the output voltage signal having an edge delayed from a corresponding edge of an the input signal based on the digital code.
20. An apparatus comprising:
a comparator configured to generate an output signal based on a comparison of a first signal on a first node and to a reference signal on a second node; and
means for generating the first signal using a passive impedance selected according to a digital code and having a predetermined slew rate, the first signal having a voltage level based on the passive impedance after a reset phase of a digital-to-time conversion and during a first phase of an input signal, the first signal slewing from the voltage level to a reference voltage level during a second phase of the input signal, the output signal having an edge with an edge delay with respect to a corresponding edge of an the input signal, the edge delay being based on the digital code; and
means for generating the input signal and the digital code based on a reference clock signal and a digital divider code.
1. An apparatus comprising:
a digital-to-time converter comprising:
a first node;
a second node configured to receive a reference signal;
a digital-to-analog signal converter configured to couple a passive impedance to the first node, the passive impedance being selected according to a digital code;
a first switch configured to selectively couple the first node to a second reference signal in response to an input signal; and
a comparator configured to generate the an output signal based on a comparison of a first signal on the first node and to the reference signal on the second node,
wherein the digital-to-analog signal converter comprises a plurality of elements configured to receive the digital code, the digital code having a plurality of bits, each of the plurality of elements comprising:
an inverter configured to receive a corresponding bit of the plurality of bits; and
a capacitor coupled in series between the inverter and the first node.
2. The apparatus, as recited in
3. The apparatus, as recited in
4. The apparatus, as recited in
5. The apparatus, as recited in
6. The apparatus, as recited in
wherein an active phase of a first control signal couples the first node to the second reference signal, causing the first node to charge to a first voltage level; and
wherein an active phase of the input signal couples the first node to the reference signal, causing the first node to charge to a second voltage level, the second voltage level being greater than a voltage level on the second node, and the voltage level on the second node being greater than the first voltage level.
0. 7. The apparatus, as recited in
a plurality of elements configured to receive the digital code, the digital code having a plurality of bits, each of the plurality of elements comprising:
an inverter configured to receive a corresponding bit of the plurality of bits; and
a capacitor coupled in series between the inverter and the first node.
8. The apparatus, as recited in
a digital-to-time converter comprising:
a first node;
a second node configured to receive a reference signal;
a digital-to-analog signal converter configured to couple a passive impedance to the first node, the passive impedance being selected according to a digital code;
a first switch configured to selectively couple the first node to a second reference signal in response to an input signal; and
a comparator configured to generate an output signal based on a comparison of a first signal on the first node to the reference signal,
wherein the input signal and the digital code are generated by a frequency divider according to a divide code and a reference clock signal, the input signal being a frequency-divided version of the reference clock signal and the digital code being an associated digital quantization error.
9. The apparatus, as recited in
10. The apparatus, as recited in
11. The apparatus, as recited in
12. The apparatus, as recited in
13. The apparatus, as recited in
15. The method, as recited in
16. The method, as recited in
changing the voltage on the first node from the first voltage level to a second voltage level according to the digital code; and
changing the voltage on the first node from the second voltage level to a third voltage level in response to the input signal.
17. The method, as recited in
generating a current by selectively opening and closing a switch coupled to a switched capacitor switched-capacitor resistor at a predetermined frequency.
0. 18. The method, as recited in
generating the input signal and the digital code based on a reference clock signal and a digital divider code.
19. The method, as recited in
calibrating a gain of a digital-to-time delay conversion based on the output voltage signal and a delayed version of the input signal.
0. 21. The apparatus, as recited in claim 8, wherein the digital-to-analog signal converter comprises:
a plurality of elements configured to receive the digital code, the digital code having a plurality of bits, each of the plurality of elements comprising: an inverter configured to receive a corresponding bit of the plurality of bits; and a capacitor coupled in series between the inverter and the first node.
|
1. Field of the Invention
The present invention is related to data converters and more particularly to digital-to-analog converters.
2. Description of the Related Art
In general, a digital-to-time converter is a digital-to-analog data converter that generates an output signal having a period or edge delay based on a digital control word and a reference clock signal. For example, a clock divider circuit is a digital-to-time period converter that generates an output clock signal based on a reference clock signal and a digital control word indicating a divide ratio (e.g. an integer divide ratio or a fractional divide ratio). The analog output is the period of the output clock signal. The output clock period is based on the digital control word and the clock period of the reference clock signal. The output clock signal has a digitally-defined, full-scale range and a least-significant bit clock period.
A typical integer clock frequency divider is a digital-to-time period converter that generates an output clock signal having a period based on an integer multiplication of the input clock period and has a static and bounded quantization error and random jitter based on thermal noise. The fractional clock frequency divider is a dithering modulus clock frequency divider generating output clock signals having an average output clock period that is based on a fractional multiplication of the input clock period. A particular digital control word has an integer portion and a fractional portion. The dithering modulus clock divider provides a noise-shaped integer control signal to an integer clock divider that receives a reference clock signal. The noise-shaped integer control signal dithers between integer clock divider values causing the integer divider to generate an output clock signal having a period that, on average, is the target fractional clock period. The analog quantization error of the dithering noise-shaped integer control signal causes substantial deterministic jitter that dominates the jitter performance.
Digital-to-time period converters are used in clock synthesizer applications. Integer-based PLLs have been used extensively in clock multiplication applications that demand superior spurious performance. In order to generate fractional output frequencies, a prescaler digital-to-time converter (DivP) is used in the reference path of the PLL while a separate digital-to-time converter is used in the feedback path (DivN). In this way, the reference clock frequency can be multiplied by N/P. While this technique has proved useful in industry, the frequency resolution supported by the clock multiplier directly constrains the maximum achievable bandwidth to about fref/(10×P). As a result, the system is more dependent on voltage-controlled oscillator phase noise performance which can often translate into higher power consumption. In addition, the low loop bandwidth of the clock synthesizer reduces its usefulness in data communication applications to supporting significantly lower data rates than might otherwise be desired.
Referring to
A reference signal having a frequency fin supplied to PLL 100 is multiplied based on a divider value to generate a synthesized clock signal ckvco. Frequency fout of the output clock signal, ckout, can be determined by a divider value Dfb of the feedback divider in the PLL, and in embodiments including output divider 110, a divider value Dout of output divider 110:
The feedback divider includes a digital-to-time converter that may be a fractional-N feedback divider 108 that receives clock signal ckvco as the reference clock signal and digital control word Dfb. Digital control word Dfb is a divide value sequence of integers corresponding to a target fractional divider ratio. The synthesized clock signal ckvco may be further divided by an output divider, which may be an integer clock divider including a digital-to-time period converter that generates the output clock signal ckout based on clock signal ckvco as the reference clock signal and integer divide value Dout. In applications with demanding spur specifications, another integer clock divider (not shown) receives an input clock and a divide value Din and generates reference clock signal ckin provided to phase frequency detector 102. Note that in such embodiments an integer clock divider may be used instead of fractional divider 108 and Din, Dfb, and Dout have integer values to generate output clock signal ckout a signal having a frequency:
However, an input integer divider provides frequency resolution at the expense of phase noise. Using a fractional-based digital word for Dfb and fractional divider 108 instead of an integer input divider and an integer feedback divider, supports higher output frequency resolution. The PLL behaves like a digital-to-analog converter reconstruction filter and reduces or eliminates high-frequency quantization noise. The higher PLL bandwidths improve VCO noise suppression but introduce deterministic jitter.
As the frequencies of ckin and ckout increase, the target clock period decreases and jitter introduced by the digital-to-time converter circuits become a larger fraction of the target clock period, thereby causing output clock signals from conventional clock synthesizer designs to fail to meet target performance specifications. Accordingly, improved techniques for digital-to-time conversion are desired.
In at least one embodiment of the invention, an apparatus includes a digital-to-time converter. The digital-to-time converter includes a first node, a second node configured to receive a reference signal, and a digital-to-analog signal converter configured to couple a passive impedance to the first node. The passive impedance is selected according to the digital code. The digital-to-time converter also includes a first switch configured to selectively couple the first node to a second reference signal in response to an input signal and a comparator configured to generate the output signal based on a first signal on the first node and the reference signal on the second node. Edges of the output signal may correspond to the input signal edges linearly delayed based on the digital code. The digital-to-time converter may include a second switch configured to selectively couple the first node to a third reference signal in response to a first control signal. The first node may be charged to a reset voltage level in response to the first control signal closing the second switch. The first node may be charged to a pedestal voltage level according to the passive impedance and in response to the first and second switches being open. The digital-to-analog signal converter may introduce a pedestal voltage to the first node after a reset phase. An active phase of a first control signal may couple the first node to the second reference signal, causing the first node to charge to a first voltage level. An active phase of the input signal may couple the first node to the reference signal, causing the first node to charge to a second voltage level, the second voltage level being greater than a voltage level on the second node, and the voltage level on the second node being greater than the first voltage level. The digital-to-analog signal converter may include a plurality of elements configured to receive the digital code. The digital code may have a plurality of bits. Each of the plurality of elements may include an inverter configured to receive a corresponding bit of the plurality of bits and a capacitor coupled in series between the inverter and the first node. The input signal and the digital code may be generated by a frequency divider according to a divide code and a reference clock signal. The input signal may be a frequency-divided version of the reference clock signal and the digital code may be an associated digital quantization error. The digital-to-time converter may be configured as a subrange data converter with respect to an integer frequency divider configured to generate the input signal and the digital code based on an input clock signal and a digital divider code. The digital-to-time converter may be configured to sample-and-hold the input signal in a time-to-digital signal converter. The digital-to-time converter may be included in an output path of a clock synthesizer circuit. The circuit may be included in a feedback loop of a phase-locked loop.
In at least one embodiment of the invention, a method includes establishing a first voltage level on a first node. The method includes changing the voltage on the first node from the first voltage level to a second voltage level according to a digital code and at a predetermined slew rate. A switching threshold voltage level is between the first voltage level and the second voltage level. The method includes generating an output voltage signal based on a comparison of the voltage on the first node to the switching threshold voltage level. The output signal has an edge delayed from a corresponding edge of an input signal based on the digital code. Establishing the first voltage level may include selectively coupling the first node to a reset voltage having the first voltage level. Changing the voltage may include changing the voltage on the first node from the first voltage level to a second voltage level according to the digital code and changing the voltage on the first node from the second voltage level to a third voltage level in response to the input signal. Changing the voltage on the first node may include generating a current by selectively opening and closing a switch coupled to a switched capacitor resistor at a predetermined frequency. The method may include generating the input signal and the digital code based on a reference clock signal and a digital divider code. The method may include calibrating a gain of the digital-to-time delay conversion signal based on the output signal and a delayed version of the input signal.
The present invention may be better understood, and its numerous objects, features, and advantages made apparent to those skilled in the art by referencing the accompanying drawings.
The use of the same reference symbols in different drawings indicates similar or identical items.
A technique that reduces control voltage ripple without narrowing the bandwidth of the PLL in a clock synthesizer uses a time-domain digital-to-analog converter (i.e., digital-to-time converter) in series with a dynamic feedback divider. Similar to the current-mode phase interpolation technique, the time-domain digital-to-analog converter receives an error residue that attempts to adjust for phase errors introduced by the dynamic feedback divider. This approach addresses the phase error early in the signal path, causes the downstream phase detector and associated charge pump loop filter circuitry of the PLL to see a much smaller signal, and as a result, operate more linearly than other implementations.
Referring to
Referring to
Referring to
Ideally, the phase interpolator transfer function, i.e., the output time delay as a function of digital quantization error signal DQ, is:
TPI(DQ)=TPI,DACTPI,OS
where
and TPI,OS is an output delay offset. The output delay offset is not a function of digital quantization error signal DQ, but rather is affected by environmental factors, and may be assumed to be zero with respect to deterministic jitter. The full-scale range of the phase interpolator delay is ideally one dithering modulus divider bit, i.e., one least-significant bit of digital code DN, which corresponds to reference clock period Tref, which is one period of reference clock ckref. For example, for a two-bit phase interpolator, digital quantization error signal DQ may have values 00, 01, 10, and 11, which correspond to discrete TPI,DAC values of 0, Tref/4, 2×Tref/4, and 3×Tref/4. A delay of 4×Tref/4 corresponds to an entire period of reference clock signal ckref, i.e., reference clock period Tref. The phase interpolator error includes difference in phase interpolator output from the expected discrete TPI,DAC values. The component of phase interpolator error that is linearly related to digital quantization error signal DQ is referred to as gain error and a component of phase interpolator error that is randomly related to digital quantization error signal DQ is referred to as mismatch error. In addition, higher order gain error may be present (e.g., systematic non-linearities). Both gain error and mismatch error affect peak-to-peak deterministic jitter.
Referring to
As discussed above, a typical phase interpolator circuit is a digital-to-time converter that delays an input edge signal to generate an output edge signal based on an analog reference signal (e.g., a voltage, current) and digital control word DQ indicating the amount of delay to be applied. The full-scale range and least significant bit delay tend to be determined by analog components. Referring to
Referring to
Note that in this case, time delay TPI is a non-linear function of digital control word DQ. For the greatest value of digital control word DQ, the slew rate is the fastest, the trip voltage is reached soonest, at time ttrip1, and the delay of the rising clock edge of ckout is the smallest, as illustrated by Vs(t) curve 802. For the smallest value of digital control word DQ, the slew rate is the slowest, the trip voltage is reached latest at time ttrip3 and the delay of the rising clock edge of output clock signal ckout is the greatest, as illustrated by Vs(t) curve 806. The code-dependent slew rate results in a complex gain variability that may be difficult to calibrate. Controlling the slew rate using selectively enabled current sources, in particular, is susceptible to substantial random mismatch due to use of active devices, and trades off deterministic jitter with random jitter.
When controlling slew rate by varying target capacitance Cs, individual capacitors CLSB may be selectively coupled via switches to obtain the target capacitance Cs and thus a target delay period:
Note that TPI(DQ) is a linear function of digital control word DQ.
However, variable slew rate affects the delay of the voltage comparator that receives signals from this node and, ultimately, causes nonlinearity in the delay control. While nonlinearity of a digital-to-time converter may be acceptable in some applications, other applications, such as frequency synthesis, are not as tolerant. Therefore, it is desirable to eliminate variable slew rate as a source of error. Although trim at production test can reduce or eliminate gain error at a particular temperature and age, variation over temperature and age will ultimately degrade performance. Accordingly, high performance applications require active gain error calibration, which substantially increases complexity.
Rather than use a variable slew rate delay cell, a digital-to-time converter includes a fixed slew rate delay cell. It is desirable to maintain a constant slew rate as an input node passes through a trip point of the voltage comparator. By changing the initial voltage, Vinitial, on a fixed capacitor, Cslew, and then initiating slewing with a constant current, Islew, a variable delay element whose delay depends on
is formed. If this initial voltage level is sufficiently far away from the comparator trip point voltage level, then the digital-to-time converter should have minimal modulation of comparator delay and, therefore, a more linear delay versus control characteristic. Various different techniques may be used to realize the initial capacitor voltage. An exemplary digital approach uses a capacitor digital-to-analog converter. In addition, by deriving the slewing current from a voltage-to-current generator loaded by a switched-capacitor resistor, a difference in delay between digital-to-analog converter codes will be ratio-metric to capacitance. Furthermore, a current generator that uses a voltage that is proportional to the voltage reference used by the capacitor digital-to-analog converter causes the difference in delay between digital-to-analog converter codes to be ratio-metric in voltage and proportional to the frequency used to drive the switched-capacitor resistor. Thus, the difference in delay between any two digital-to-analog converter codes will, using ideal elements, be directly proportional to the difference in codes used. Note that conversion gain from voltage-to-time delay may also be trimmed by adjusting the capacitance and/or voltage ratio. Other noise-shaping techniques such as chopping, auto-zeroing, delta-sigma modulation, dynamic element matching (either white or high-pass noise-shaped), and current-copier mirroring techniques may be used to further improve upon the accuracy of the design depending on the application.
Referring to
where
Digital-to-analog converter 902 of digital-to-time converter 900 may include passive elements (e.g., resistors and capacitors) that are easily matched by manufacturing techniques. In at least one embodiment, digital-to-time converter 900 includes only one current source and one slew control switch, which reduces or eliminates code-dependent switching errors. Digital-to-time converter 900 includes comparator 508 having a simple, fixed, code-independent delay. However, the code-dependent reset charge injection of digital-to-time converter 900 may cause complex gain and non-linear current variations.
To address the reset charge injection of digital-to-time converter 900, digital-to-time converter 1100 has a code-independent charge injection topology as illustrated in
where
Digital-to-analog converter 1102 may include capacitor-based units that provide improved matching over current source-based units of other phase interpolator topologies. Since digital-to-time converter 1100 uses code-independent reset charge injection, phase interpolator errors due to charge injection are reduced or eliminated. For all values of digital control word DQ, digital-to-analog converter 1102 charges the voltage on node Vs to the same, predetermined reset voltage level. In response to deassertion of the reset control signal, digital-to-analog converter 1102 applies a pedestal voltage to the sense node of comparator 508 according to digital control word DQ. In at least one embodiment, digital-to-analog converter 1102 logically combines digital control word DQ with the reset control signal to generate a gated version of digital control word DQ, Dcap, individual bits of which are coupled to corresponding bit cells 1204, 1206, and 1208 for proper pedestal voltage generation following the reset phase. In at least one embodiment of digital-to-analog converter 1102, each of the bit cells 1204 includes corresponding inverter 1210 and corresponding pedestal capacitor 1212 that separately charges or discharges the sense node to realize a combined voltage on the sense node of Vrst−Vped(DQ). As DQ increases, Vped(DQ) increases, thereby increasing the time between the slew start time tstart to the trip point ttrip of comparator 508 and thus increasing the delay of ckout. For example, DQ associated with Vped1 and ttrip1 is less than the value of DQ associated with Vped2 and ttrip2 and the value of digital control word DQ associated with Vped3 and ttrip3, as illustrated by corresponding Vs(t) curves 1302, 1304, and 1306, respectively.
Referring to
IS=fRCRVref,
where CR is the capacitance of a capacitor in switched-capacitor resistor 1410 and fR is the frequency of reference clock signal ckR. Ratio-metric operation is achieved by using the same reference voltage Vref used by digital-to-analog converter 1102. If the period of the reference clock TR is set to be equal to Nref×Tref, and the capacitor is trimmed to have CR=NrefCS (assuming a current mirror ratio of one) then:
Trimming may reduce or eliminate gain error at production test although variation due to environmental factors remains. Current-copier techniques may also be used to reduce or eliminate current mirror errors. Increasingly ratio-metric behavior that reduces deterministic jitter and random jitter may be achieved by deriving Vt and Vrst from Vref. In at least one embodiment of current source 502, the current IS may be digitally controlled according to the value of digital current control signal Dmirror, which may be a binary coded-signal or a thermometer-coded signal that selectively enables devices within current mirror 1405 to generate a current IS having a corresponding level. The resistance of resistor 1407 may be trimmed to reduce or eliminate gain error of an associated digital-to-time converter with respect to temperature variation. For example, resistor 1407 includes resistances having different temperature coefficients (e.g., p-type or n-type polysilicon resistors, p-type or n-type diffusion resistors, metal resistors, or other suitable resistors). The resistance of resistor 1407 may be selectable according to digital temperature sensitivity control signal Dtemp. Selectively controlling current and temperature sensitivity may be used to reduce or eliminate gain errors of the digital-to-time converter as a function of temperature alone or in conjunction with other gain calibration techniques.
The techniques described above may result in a residual phase error primarily due to the quantization error resulting from the digital-to-time converter and the noise of the system. The quantization error may be due to data converter non-idealities such as offset, gain error, and integral nonlinearity. While offset is not detrimental to clock synthesizer applications, addressing gain error and integral nonlinearity are critical to spurious performance. Background calibration of the digital-to-time converter, described below, addresses gain error with the assumption that the native integral nonlinearity of the converter is acceptable.
Techniques for background calibration of the digital-to-time converter gain error may be used. Note that, while the calibration may be performed digitally, hardware requirements and associated power consumption may be impracticable for low cost and/or low power applications. As described above, the digital-to-time converter and dithering modulo divider form a true fractional divider. In typical usage, the fractional divider is always driving edges into the phase detector of the PLL. However, since signal edges only occur every PLL reference clock period (e.g. 20 ns for a 50 MHz clock), calibration circuitry may perform operations between edges. Therefore, by monitoring the gain of the digital-to-time converter of the phase interpolator in the background between PLL reference clock edges, error detection and correction circuitry may reduce or eliminate gain error using analog techniques.
In at least one embodiment, a gain calibration technique exploits linearity of the digital-to-analog converter of the phase interpolator described above. Systematic nonlinearity may be reduced or eliminated with disciplined unit cell design. Use of simple capacitor-based units have reduced random mismatch as compared to units including transistors or other non-linear devices. Use of active gain error calibration reduces overhead hardware and design complexity. In addition, a target refresh rate of the calibration is independent of a divide ratio. In at least one embodiment, since the digital-to-analog converter is inactive following phase interpolator edge transmission, phase interpolator calibration is performed between edge transmissions. In at least one embodiment, the calibration technique is addressed at the block level, e.g., locally for each phase interpolator. Local calibration facilitates system integration, duplication, and design reuse.
Referring to
In at least one embodiment, edge generator 1520 provides calibration clock signal tref based on reference clock signal ckref and gating clock signal gate, which is a frequency-divided version of reference clock signal ckref (e.g., frequency-divided by N). Accordingly, calibration clock signal tcal includes a stream of pulses occurring when calibration is enabled. Individual pulses of the stream alternate between pulses having edges that nominally correspond to edges of pulses of clock signal tref and pulses having edges that nominally correspond to edges of tref delayed by an entire period of reference clock signal ckref, which will be described further below with reference to
Referring back to
Referring to
In at least one embodiment of the calibration technique, the digital-to-time converter is a phase interpolator configured to generate phase interpolator output ckPI, based on clock signal ckDMD, which is the output of a fractional divider (e.g., the output of feedback clock signal ckfb or output clock signal ckout output by respective phase interpolators 204 responsive to respective fractional dividers 108 of corresponding interpolative dividers 202 of
Referring back to
In at least one embodiment of phase interpolator 204, delay control signal Ddelay vacillates between a low value that corresponds to a minimum delay and a high value that corresponds to a minimum delay plus one full ckref period delay (e.g., a delay generated using delay element 1612 for a delay equivalent to DPI=2NPI) or an entire least-significant bit of FDIV. Accordingly, the output of calibration digital-to-time converter 1502 is a timing reference signal ckCDTC that is a stream of pulses occurring when calibration is enabled. Individual pulses of the stream alternate between pulses having edges that nominally correspond to edges of pulses of clock signal ckDMD and pulses having edges that nominally correspond to edges of ckDMD delayed by an entire period of ckref. Although illustrated using rising edges of ckref, other embodiments generate calibration timing reference signal ckCDTC based on falling edges of ckref.
Referring to
In at least one embodiment of a gain calibration technique, a first phase of the gain calibration, delay control signal Ddelay=‘0,’ and error detection and correction module 1508 generates an indication of a time difference between an edge of fixed delay signal ckD and a corresponding edge of phase interpolator output ckPI:
ΔTcal(0)=TPI(0)−[TCDTC(0)+TD].
In a second phase of the gain calibration, Ddelay=‘1,’ and error detection and correction module 1508 generates an indication of a time difference between an edge of delay signal ckD and an edge of phase interpolator output ckPI:
ΔTcal(1)=TPI(2NPI)−[TCDTC(1)+TD].
Error detection and correction module 1508 determines the difference between the two measurements to generate indicator of linear gain error Tγ:
Tγ=ΔTcal(1)−ΔTcal(0)=[TN(2NPI)−TPI(0)]−[TCDTC(1)−TCDTC(0)]=TPI,FS−Tref.
where TPI,FS=[TPI(2NPI)−TPI(0)], and
Tref[TCDTC(1)−TCDTC(0)].
Error detection and correction module 1508 generates gain control signal gctrl based on gain error Tγ. Compensating for linear gain error Tγ, matches the gain of phase interpolator 1506, which is a subrange data converter, to the gain of the fractional divider 108, to obtain a linear transfer function.
Referring to
Rather than delaying both ckD and ckPI in the calibration mode, by applying a delay that vacillates between a low value that corresponds to a minimum delay and a high value that corresponds to a minimum delay plus one full ckref period delay in parallel, in separate paths as described above with reference to
ΔTcal(0)=[TCDTC(1)TPI(0)]−[Tref+TD].
In a second phase of the gain calibration, Ddelay=‘1,’ and error detection and correction module 1508 generates an indication of a time difference between an edge of delay signal ckD and an edge of phase interpolator output ckPI:
ΔTcal(1)=[TCDTC(0)+TPI(2NPI)]−[Tref+TD].
Error detection and correction module 1508 determines the difference between the two measurements to generate indicator of linear gain error Tγ:
Tγ=ΔTcal(1)−ΔTcal(0)=[TCDTC(0)+TPI(2NPI)]−[TCDTC(1)+TPI(0)]=TPI,FS−Tref.
where TPI,FS=[TPI(2NPI)−TPI (0)], and
Tref=[TCDTC(0)−TCDTC(1)].
When phase interpolator 1506 has the proper gain, TPI,FS=Tref and no additional gain adjustment is needed. Although the fixed delay of Tref introduced into ck′D is not necessary, it may reduce the systematic phase error between fixed delay signal ckD and phase interpolator output ckPI in the calibration mode, which reduces the dynamic range requirements of error detection and correction module 1508.
Referring to
Referring to
Changing the slew current Is controls the gain of the phase interpolator, which is desired, but also affects the skew measurement in a calibration phase (e.g., calibration phase zero, Tskew+TPI(0), which is undesirable.
Referring to
Referring to
Referring back to
Interpolative divider techniques that interleave evaluate or transmit operations with calibration operations, as described above, use a reference clock signal that is at least twice the frequency of the transmit operation. Referring to
The gain calibration interleaving with digital-to-time signal evaluation techniques described herein may be applied to time-to-digital signal conversion applications. For example, referring to
Referring to
An embodiment of the digital-to-time converter and calibration technique described above may be included as a feedback digital-to-analog converter in a high resolution time-to-digital converter application. Referring to
Summing node 3610 combines digital phase output Dϕ,out with fine phase domain control code Dϕ,frac to generate digital phase control code DφDTC for conversion to an analog signal by digital-to-time converter and calibration module 3608, which generates feedback signal ckfb. Feedback signal ckfb is an analog representation of the digital output Dϕout. Digital-to-frequency converter 3616 and edge gating circuit 3614 form a digitally controlled integer divider and generate clock signal ckDMD based on reference clock signal ckref and digital control word Df, which indicates a coarse (or integer portion) of a frequency divider value. Since the gain of the digital-to-time conversion performed by digital-to-time converter and calibration module 3608 is calibrated consistent with techniques described above, feedback clock signal ckfb has reduced deterministic jitter, which allows for digital output Dϕout to provide a higher resolution digital representation of the time information of input signal ckin than other time-to-digital converters. Note that in other high-resolution time-to-digital converters consistent with the teachings herein, phase-detector 3602, loop filter 3604, and quantizer 3608 may be replaced with a bang-bang phase detector or other suitable implementations.
Thus, improved techniques for digital-to-time conversion and phase interpolation for clock synthesis have been disclosed. Systematic nonlinearities in digital-to-analog conversion are reduced by using capacitor-based unit delay cells and ratio-metric design techniques. In addition, an active gain error calibration technique for block level implementation is disclosed for high-performance applications. Techniques described herein reduce or eliminate gain error of a digital-to-time converter. In applications such as fractional clock synthesis, the reduction or elimination of that gain error reduces spurious outputs due to phase wrapping errors caused by the gain error of the digital-to-time converter. Accordingly, fractional clock synthesizers using those techniques may produce clocks with spurious performance similar to integer clock synthesizer counterparts but with increased power efficiency due to increased bandwidth (e.g. suppressed VCO noise) of the fractional synthesizer. In addition, the digital-to-time conversion techniques described herein may have reduced area and power consumption as compared to other techniques.
While circuits and physical structures have been generally presumed in describing embodiments of the invention, it is well recognized that in modern semiconductor design and fabrication, physical structures and circuits may be embodied in computer-readable descriptive form suitable for use in subsequent design, simulation, test or fabrication stages. Structures and functionality presented as discrete components in the exemplary configurations may be implemented as a combined structure or component. Various embodiments of the invention are contemplated to include circuits, systems of circuits, related methods, and tangible computer-readable medium having encodings thereon (e.g., VHSIC Hardware Description Language (VHDL), Verilog, GDSII data, Electronic Design Interchange Format (EDIF), and/or Gerber file) of such circuits, systems, and methods, all as described herein, and as defined in the appended claims. In addition, the computer-readable media may store instructions as well as data that can be used to implement the invention. The instructions/data may be related to hardware, software, firmware or combinations thereof.
The description of the invention set forth herein is illustrative, and is not intended to limit the scope of the invention as set forth in the following claims. For example, while the invention has been described in an embodiment in which a digital-to-time converter of a phase interpolator of a clock synthesizer is compensated, one of skill in the art will appreciate that the teachings herein can be utilized with other digital-to-time and time-to-digital converter applications. Variations and modifications of the embodiments disclosed herein, may be made based on the description set forth herein, without departing from the scope and spirit of the invention as set forth in the following claims.
Caffee, Aaron J., Drost, Brian G.
Patent | Priority | Assignee | Title |
11595032, | May 27 2021 | Skyworks Solutions, Inc | Signal delay control using a recirculating delay loop and a phase interpolator |
11973505, | May 27 2021 | Skyworks Solutions, Inc. | Signal delay control using a recirculating delay loop and a phase interpolator |
Patent | Priority | Assignee | Title |
3676661, | |||
4584489, | Aug 02 1983 | Horiba, Ltd. | Multichannel time-voltage converter |
5659314, | Oct 28 1994 | Sharp Kabushiki Kaisha | Delta sigma modulator using a switched capacitor |
7417510, | Sep 28 2006 | Skyworks Solutions, Inc | Direct digital interpolative synthesis |
8283933, | Mar 13 2009 | Qualcomm Incorporated | Systems and methods for built in self test jitter measurement |
8462840, | Jan 22 2009 | National Taiwan University of Science and Technology | Digital to time converter and digital to time converting method |
8503597, | Dec 30 2010 | Advanced Micro Devices, Inc.; Advanced Micro Devices, INC | Method to decrease locktime in a phase locked loop |
8531246, | Sep 28 2006 | Skyworks Solutions, Inc | Direct digital interpolative synthesis |
8669810, | Mar 23 2012 | POSTECH ACADEMY-INDUSTRY FOUNDATION | Time difference amplifier and amplification method using slew rate control |
8692599, | Aug 22 2012 | Silicon Laboratories Inc. | Interpolative divider linearity enhancement techniques |
8736476, | Oct 31 2012 | Silicon Laboratories Inc | Modified first-order noise-shaping dynamic-element-matching technique |
8994573, | Mar 15 2013 | Intel Corporation | Digital-to-time converter and calibration of digital-to-time converter |
9007251, | Mar 31 2010 | Innovationszentrum fuer Telekommunikationstechnik GmbH IZT | Apparatus and method for converting an analog time domain signal into a digital frequency domain signal, and apparatus and method for converting an analog time domain signal into a digital time domain signal |
9071304, | Aug 16 2013 | Intel Corporation | Digital-to-time converter and methods for generating phase-modulated signals |
9137084, | Aug 02 2013 | Intel Corporation | Digitally controlled edge interpolator (DCEI) for digital to time converters (DTC) |
9209958, | Jun 30 2014 | Intel Corporation | Segmented digital-to-time converter calibration |
9362936, | Jun 22 2015 | Silicon Laboratories Inc. | Digital-to-time converter |
20040174286, | |||
20110156783, | |||
20140002288, | |||
20140176201, | |||
20150145567, | |||
20150145569, | |||
20150145570, | |||
20150145571, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 22 2016 | Silicon Laboratories Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 28 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 20 2023 | 4 years fee payment window open |
Apr 20 2024 | 6 months grace period start (w surcharge) |
Oct 20 2024 | patent expiry (for year 4) |
Oct 20 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 20 2027 | 8 years fee payment window open |
Apr 20 2028 | 6 months grace period start (w surcharge) |
Oct 20 2028 | patent expiry (for year 8) |
Oct 20 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 20 2031 | 12 years fee payment window open |
Apr 20 2032 | 6 months grace period start (w surcharge) |
Oct 20 2032 | patent expiry (for year 12) |
Oct 20 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |