A power metal-oxide-semiconductor field-effect transistor (MOSFET) includes a substrate, a drift layer over the substrate, and a spreading layer over the drift layer. The spreading layer includes a pair of junction implants separated by a junction gate field effect (jfet) region. A gate oxide layer is on top of the spreading layer. The gate contact is on top of the gate oxide layer. Each one of the source contacts are on a portion of the spreading layer separate from the gate oxide layer and the gate contact. The drain contact is on the surface of the substrate opposite the drift layer.

Patent
   RE48380
Priority
Aug 08 2013
Filed
May 03 2018
Issued
Jan 05 2021
Expiry
Aug 08 2033

TERM.DISCL.
Assg.orig
Entity
Large
0
146
currently ok
1. A transistor device comprising a gate, a source, and a drain, wherein the gate and the source are separated from the drain by at least a jfet region, a spreading layer including a graded doping profile, and a drift layer, wherein a doping concentration of the spreading layer varies more than a factor of about 102 cm−3 between the jfet region and the drift layer, a thickness of the jfet region is between 0.75 μm and 1.5 μm, a pair of junction implants is in the spreading layer such that the pair of junction implants is separated by the jfet region, the pair of junction implants is provided to a depth between 1.0 μm and 2.0 μm measured from a surface of the spreading layer opposite the drift layer, the doping concentration of the spreading layer increases as a distance from the drift layer increases, and a thickness of the spreading layer is between 1.0 μm and 2.5 μm.
13. A transistor device comprising:
a substrate;
a drift layer on the substrate;
a spreading layer on the drift layer, the spreading layer having a graded doping profile such that a doping concentration of the spreading layer varies more than a factor of about 102 cm−3 between a jfet region and the drift layer, the doping concentration of the spreading layer increases as a distance from the drift layer increases, a thickness of the spreading layer is between 1.0 μm and 2.5 μm, and a thickness of the jfet region is between 0.75 μm and 1.5 μm; a pair of junction implants in the spreading layer and separated by the jfet region, each one of the pair of junction implants comprising a deep well region, a base region, and a source region such that a depth of the deep well region as measured from a surface of the spreading layer opposite the drift layer is between 1.0 μm and 2.0 μm; a gate contact and a source contact on the spreading layer, such that the gate contact partially overlaps and runs between each source region in the pair of junction implants; and a drain contact on the substrate opposite the drift layer.
0. 26. A method for manufacturing a transistor device, the method comprising:
providing a substrate;
providing a drift layer on the substrate;
providing a spreading layer on the drift layer such that the spreading layer has a thickness between 1.0 μm and 2.5 μm and the spreading layer has a graded doping profile wherein a doping concentration of the spreading layer increases as a distance from the drift layer increases such that a ratio of the doping concentration at a surface of the spreading layer adjacent to the drift layer to the doping concentration at a surface of the spreading layer opposite the drift layer is 1:x where x is greater than or equal to 2;
providing a pair of junction implants in the spreading layer such that each of the pair of junction implants is laterally separated from one another and a depth of the pair of junction implants as measured from a surface of the spreading layer opposite the drift layer is between 1.0 μm and 2.0 μm;
providing a junction field effect transistor (jfet) region between the pair of junction implants, the jfet region having a thickness between 0.75 μm and 1.5 μm;
providing a gate oxide layer on the spreading layer opposite the drift layer;
providing a gate contact on the gate oxide layer;
providing a source contact on the spreading layer over at least one of the pair of junction implants; and
providing a drain contact on the substrate opposite the drift layer.
2. The transistor device of claim 1 wherein the jfet region, the spreading layer, and the drift layer comprise silicon carbide.
0. 3. The transistor device of claim 1 wherein the transistor device is a vertically disposed metal-oxide-semiconductor field-effect transistor (MOSFET).
4. The transistor device of claim 1 wherein the jfet region has a first doping concentration, the spreading layer has a second doping concentration that is different from the first doping concentration, and the drift layer has a third doping concentration that is different from the first doping concentration and the second doping concentration.
0. 5. The transistor device of claim 4 wherein the spreading layer has a doping concentration in the range of approximately 2×1017 cm−3 to approximately 5×1016 cm−3.
6. The transistor device of claim 4 wherein the jfet region has a doping concentration in the range of approximately 1×1016 cm−3 to approximately 2×1017 cm−3.
7. The transistor device of claim 1 wherein a thickness of the jfet region is in the range of approximately 0.75 microns to approximately 1 micron drift layer is in the range of approximately 3.5 μm to approximately 12 μm.
0. 8. The transistor device of claim 1 wherein a thickness of the spreading layer is in the range of approximately 1.0 microns to approximately 2.5 microns.
0. 9. The transistor device of claim 1 wherein a thickness of the drift layer is in the range of approximately 3.5 microns to approximately 12 microns.
10. The transistor device of claim 1 wherein an internal resistance of the transistor device is less than approximately 2.2 mΩ/cm2.
11. The transistor device of claim 1 wherein the transistor device is adapted to support a voltage between the source and the drain of at least 600V while in an OFF state, and further wherein the transistor device has an internal resistance of less than approximately 1.8 mΩ/cm2.
12. The transistor device of claim 1 wherein the transistor device is adapted to support a voltage between the source and the drain of at least 1200V while in an OFF state, and further wherein the transistor device has an internal resistance of less than approximately 2.2 mΩ/cm2.
14. The transistor device of claim 13 further comprising a gate oxide layer between the gate contact and the spreading layer.
15. The transistor device of claim 13 wherein the source contact is divided into two sections, and each section of the source contact is on a portion of the spreading layer such that each section of the source contact partially overlaps both the source region and the deep well region of each one of the pair of junction implants, respectively.
0. 16. The transistor device of claim 13 wherein the transistor device is a vertically disposed metal-oxide-semiconductor field-effect transistor (MOSFET).
17. The transistor device of claim 13 wherein the drift layer and the spreading layer comprise silicon carbide.
18. The transistor device of claim 13 wherein a width of the jfet region is approximately 3 microns μm or less.
19. The transistor device of claim 18 wherein an internal resistance of the transistor device is less than approximately 2.2 mΩ/cm2.
20. The transistor device of claim 13 wherein the transistor device is adapted to support a voltage between the source contact and the drain contact of at least 600V while in an OFF state, and further wherein the transistor device has an internal resistance of less than approximately 1.8 mΩ/cm2.
21. The transistor device of claim 13 wherein the transistor device is adapted to support a voltage between the source contact and the drain contact of at least 1200V while in an OFF state, and further wherein the transistor device has an internal resistance of less than approximately 2.2 mΩ/cm2.
0. 22. The transistor device of claim 13 wherein a thickness of the drift layer is in the range of approximately 3.5 microns to approximately 12 microns.
0. 23. The transistor device of claim 13 wherein a thickness of the spreading layer is in the range of approximately 1.0 microns to approximately 2.5 microns.
24. The transistor device of claim 13 wherein a thickness of the jfet region is in the range of approximately 0.75 microns to approximately 1.0 microns drift layer is in a range of approximately 3.5 μm to approximately 12 μm.
0. 25. The transistor device of claim 13 wherein a thickness of each one of the pair of junction implants is in the range of approximately 1.0 microns to approximately 2.0 microns.
0. 27. The method of claim 26 wherein the substrate, the drift layer, and the spreading layer are silicon carbide.
0. 28. The method of claim 26 wherein x is less than or equal to 4.
0. 29. The method of claim 26 wherein the spreading layer is provided such that the doping concentration at the surface of the spreading layer adjacent to the drift layer is 5×1016cm−3 and the doping concentration at the surface of the spreading layer opposite the drift layer is 2×1017 cm−3.
0. 30. The method of claim 26 wherein providing the spreading layer comprises providing a plurality of layers, each having a different doping concentration to provide the graded doping profile of the spreading layer.
0. 31. The method of claim 26 wherein the substrate, the drift layer, the spreading layer, and the pair of junction implants are provided such that a distance between the pair of junction implants is less than 3 μm, an on-state resistance of the transistor device is between 1.8 mΩ/cm2 and 2.2 mΩ/cm2, and a blocking voltage of the transistor device is between 600 volts and 1200 volts.
0. 32. The transistor device of claim 31 wherein x is less than or equal to 4.

The present application is a reissue of U.S. Pat. No. 9,331,197, issued May 3, 2016, and entitled VERTICAL POWER TRANSISTOR DEVICE. The disclosure of which is incorporated herein by reference in its entirety.

The present disclosure relates to power transistor devices, and in particular to power metal-oxide-semiconductor field-effect transistor (MOSFET) devices.

A power metal-oxide-semiconductor field-effect transistor (MOSFET) is a type of transistor that is adapted for use in high power applications. Generally, a power MOSFET device has a vertical structure, wherein a source and gate contact are located on a first surface of the MOSFET device that is separated from a drain contact by a drift layer formed on a substrate. Vertical MOSFETS are sometimes referred to as vertical diffused MOSFETs (VDMOSFETs) or double-diffused MOSFETs (DMOSFETs). Due to their vertical structure, the voltage rating of a power MOSFET is a function of the doping and thickness of the drift layer. Accordingly, high voltage power MOSFETs may be achieved with a relatively small footprint.

FIG. 1 shows a conventional power MOSFET device 10. The conventional power MOSFET device 10 includes a substrate 12, a drift layer 14 formed over the substrate 12, one or more junction implants 16 in the surface of the drift layer 14 opposite the substrate, and a junction gate field effect transistor (JFET) region 18 between each one of the junction implants 16. Each one of the junction implants 16 is formed by an ion implantation process, and includes a deep well region 20, a base region 22, and a source region 24. Each deep well region 20 extends from a corner of the drift layer 14 opposite the substrate 12 downwards towards the substrate 12 and inwards towards the center of the drift layer 14. The deep well region 20 may be formed uniformly or include one or more protruding regions, as shown in FIG. 1. Each base region 22 is formed vertically from the surface of the drift layer 14 opposite the substrate 12 down towards the substrate 12 along a portion of the inner edge of each one of the deep well regions 20. Each source region 24 is formed in a shallow portion on the surface of the drift layer 14 opposite the substrate 12, and extends laterally to overlap a portion of the deep well region 20 and the base region 22, without extending over either. The JFET region 18 defines a channel width 26 between each one of the junction implants 16.

A gate oxide layer 28 is positioned on the surface of the drift layer 14 opposite the substrate 12, and extends laterally between a portion of the surface of each source region 24, such that the gate oxide layer 28 partially overlaps and runs between the surface of each source region 24 in the junction implants 16. A gate contact 30 is positioned on top of the gate oxide layer 28. Two source contacts 32 are each positioned on the surface of the drift layer 14 opposite the substrate 12 such that each one of the source contacts 32 partially overlaps both the source region 24 and the deep well region 20 of one of the junction implants 16, respectively, and does not contact the gate oxide layer 28 or the gate contact 30. A drain contact 34 is located on the surface of the substrate 12 opposite the drift layer 14.

In operation, when a biasing voltage is not applied to the gate contact 30 and the drain contact 34 is positively biased, a junction between each deep well region 20 and the drift layer 14 is reverse biased, thereby placing the conventional power MOSFET 10 in an OFF state. In the OFF state of the conventional power MOSFET 10, any voltage between the source and drain contact is supported by the drift layer 14. Due to the vertical structure of the conventional power MOSFET 10, large voltages may be placed between the source contacts 32 and the drain contact 34 without damaging the device.

FIG. 2 shows operation of the conventional power MOSFET 10 when the device is in an ON state. When a positive bias is applied to the gate contact 30 of the conventional power MOSFET 10, an inversion layer channel 36 is formed at the surface of the drift layer 14 underneath the gate contact 30, thereby placing the conventional power MOSFET 10 in an ON state. In the ON state of the conventional power MOSFET 10, current (shown by the shaded region in FIG. 2) is allowed to flow from each one of the source contacts 32 through the inversion layer channel 36 and into the JFET region 18 of the drift layer 14. Once in the JFET region 18, current flows downward through the drift layer 14 towards the drain contact 34. An electric field presented by junctions formed between the deep well region 20, the base region 22, and the drift layer 14 constricts current flow in the JFET region 18 into a JFET channel 38 having a JFET channel width 40. At a certain spreading distance 42 from the inversion layer channel 36 when the electric field presented by the junction implants 16 is diminished, the flow of current is distributed laterally, or spread out in the drift layer 14, as shown in FIG. 2. The JFET channel width 40 and the spreading distance 42 determine the internal resistance of the power MOSFET 10, thereby dictating the performance of the device. A conventional power MOSFET 10 generally requires a channel width 26 of 3 microns or wider in order to sustain an adequate JFET channel width and 40 spreading distance 42 for proper operation of the device.

The electric field formed by the junctions between the deep well region 20, the base region 22, and the drift layer 14 radiates through the gate oxide layer 28, thereby physically degrading the gate oxide layer 28 over time. Eventually, the electric field will cause the gate oxide layer 28 to break down, and the conventional power MOSFET 10 will cease to function.

Accordingly, a power MOSFET is needed that is capable of handling high voltages in the OFF state while maintaining a low ON state resistance and having an improved longevity.

The present disclosure relates to a transistor device including a substrate, a drift layer over the substrate, and a spreading layer over the drift layer. The spreading layer includes a pair of junction implants separated by a junction gate field effect (JFET) region. Each one of the junction implants may include a deep well region, a base region, and a source region. The transistor device further includes a gate oxide layer, a gate contact, a pair of source contacts, and a drain contact. The gate oxide layer is on a portion of the spreading layer such that the gate oxide layer partially overlaps and runs between each source region of each junction implant. The gate contact is on top of the gate oxide layer. Each one of the source contacts are on a portion of the spreading layer such that each source contact partially overlaps both the source region and the deep well region of each junction implant, respectively. The drain contact is on the surface of the substrate opposite the drift layer.

According to one embodiment, the spreading layer has a graded doping profile, such that the doping concentration of the spreading layer decreases in proportion to the distance of the point in the spreading layer from the JFET region.

According to an additional embodiment, the spreading layer includes multiple layers, each having a different doping concentration that progressively decreases in proportion to the distance of the layer from the JFET region.

By placing a spreading layer over the drift layer, the space between each junction implant, or length of the JFET region, can be reduced while simultaneously maintaining or reducing the ON resistance of the device. By reducing the space between each junction implant, a larger portion of the electric field generated during reverse bias of the transistor device is terminated by each one of the junction implants, thereby reducing the electric field seen by the gate oxide layer and increasing the longevity of the device.

Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.

The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.

FIG. 1 shows a schematic representation of a conventional power MOSFET device.

FIG. 2 shows details of the operation of the conventional power MOSFET device shown in FIG. 1.

FIG. 3 shows a power MOSFET device according to one embodiment of the present disclosure.

FIG. 4 shows details of the operation of the power MOSFET device shown in FIG. 3 according to one embodiment of the present disclosure.

FIG. 5 shows an alternative embodiment of the power MOSFET device shown in FIG. 3.

FIGS. 6-15 illustrate a process for manufacturing the power MOSFET device shown in FIG. 3.

FIG. 16 shows a graph indicating performance improvements achieved by the power MOSFET device shown in FIG. 3.

FIG. 17 shows a graph indicating longevity improvements achieved by the power MOSFET device shown in FIG. 3.

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.

It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.

It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.

Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.

The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.

Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.

Turning now to FIG. 3, a power MOSFET device 44 is shown according to one embodiment of the present disclosure. The power MOSFET device 44 includes a substrate 46, a drift layer 48 formed over the substrate 46, a spreading layer 50 formed over the drift layer 48, one or more junction implants 52 in the surface of the spreading layer 50 opposite the drift layer 48, and a junction gate field effect transistor (JFET) region 54 between each one of the junction implants 52. Each one of the junction implants 52 may be formed by an ion implantation process, and may include a deep well region 56, a base region 58, and a source region 60. Each deep well region 56 extends from a corner of the spreading layer 50 opposite the drift layer 48 downwards towards the drift layer 48 and inwards towards the center of the spreading layer 50. The deep well region 56 may be formed uniformly or include one or more protruding regions. Each base region 58 is formed vertically from the surface of the spreading layer 50 opposite the drift layer 48 downwards towards the drift layer 48 along a portion of the inner edge of each one of the deep well regions 56. Each source region 60 is formed in a shallow portion on the surface of the spreading layer 50 opposite the drift layer 48, and extends laterally to overlap a portion of the deep well region 56 and the base region 58, without extending over either. The JFET region 54 defines a channel width 62 between each one of the junction implants 52.

A gate oxide layer 64 is positioned on the surface of the spreading layer 50 opposite the drift layer 48, and extends laterally between a portion of the surface of each source region 60, such that the gate oxide layer 64 partially overlaps and runs between the surface of each source region 60 in the junction implants 52. A gate contact 66 is positioned on top of the gate oxide layer 64. Two source contacts 68 are each positioned on the surface of the spreading layer 50 opposite the drift layer 48 such that each one of the source contacts 68 partially overlaps both the source region 60 and the deep well region 56 of the junction implants 52, respectively, and does not contact the gate oxide layer 64 or the gate contact 66. A drain contact 70 is located on the surface of the substrate 46 opposite the drift layer 48.

In operation, when a biasing voltage is not applied to the gate contact 66 and the drain contact 70 is positively biased, a junction between each deep well region 56 and the spreading layer 50 is reverse biased, thereby placing the power MOSFET 44 in an OFF state. In an OFF state of the power MOSFET 44, any voltage between the source and drain contact is supported by the drift layer 48 and the spreading layer 50. Due to the vertical structure of the power MOSFET 44, large voltages may be placed between the source contacts 68 and the drain contact 70 without damaging the device.

FIG. 4 shows the operation of the power MOSFET 44 when the device is in an ON state. When a positive bias is applied to the gate contact 66 of the power MOSFET 44, an inversion layer channel 72 is formed at the surface of the spreading layer 50 underneath the gate contact 66, thereby placing the power MOSFET 44 in an ON state. In the ON state of the power MOSFET 44, current (shown by the shaded region in FIG. 4) is allowed to flow from each one of the source contacts 68 through the inversion layer channel 72 and into the JFET region 54. Once in the JFET region 54, current flows downward through the spreading layer 50 towards the drain contact 70. An electric field presented by the junctions formed between the deep well region 56, the base region 58, and the spreading layer 50 constricts current flow in the JFET region 54 into a JFET channel 74 having a JFET channel width 76.

At a certain spreading distance 78 from the inversion layer channel 72 when the electric field presented by the junction implants 52 is diminished, the flow of current is distributed laterally, or spread out, in the spreading layer 50, as shown in FIG. 4. The spreading layer 50 is doped in such a way to decrease resistance in the spreading layer 50, thereby mitigating the effects of the electric field by increasing the JFET channel width 76 and decreasing the spreading distance 78. By increasing the JFET channel width 76 and decreasing the spreading distance 78, the spreading layer 50 significantly reduces the ON resistance of the power MOSFET 44. For example, the ON resistance of the power MOSFET 44 may be about 2.2 mΩ/cm2 when the device is rated to handle 1200V and about 1.8 mΩ/cm2 when the device is rated to handle 600V.

By reducing the ON resistance of the power MOSFET 44, the spreading layer 50 allows for a reduction of the channel width 62 between each one of the junction implants 52. Reducing the channel width 62 of the power MOSFET 44 not only improves the footprint of the device, but also the longevity. As each one of the junction implants 52 is moved closer to one another, a larger portion of the electric field generated by the junctions between the deep well region 56, the base region 58, and the spreading layer 50 is terminated by the opposite junction implant 52. Accordingly, the electric field seen by the gate oxide layer 64 is significantly reduced, thereby resulting in improved longevity of the power MOSFET 44. According to one embodiment, the channel width 62 of the power MOSFET 44 is less than 3 microns.

The power MOSFET 44 may be, for example, a silicon carbide (SiC), gallium arsenide (GaAs), or gallium nitride (GaN) device. Those of ordinary skill in the art will appreciate that the concepts of the present disclosure may be applied to any materials system. The substrate 46 of the power MOSFET 44 may be about 180-350 microns thick. The drift layer 48 may be about 3.5-12 microns thick, depending upon the voltage rating of the power MOSFET 44. The spreading layer 50 may be about 1.0-2.5 microns thick. Each one of the junction implants 52 may be about 1.0-2.0 microns thick. The JFET region 54 may be about 0.75-1.5 microns thick.

According to one embodiment, the spreading layer 50 is an N-doped layer with a doping concentration from about 2×1017 cm−3 to 5×1016 cm−3. The spreading layer 50 may be graded, such that the portion of the spreading layer 50 closest to the drift layer 48 has a doping concentration about 5×1016 cm−3 that is graduated as the spreading layer 50 extends upwards to a doping concentration of about 2×1017 cm−3. According to an additional embodiment, the spreading layer 50 may comprise multiple layers. The layer of the spreading layer 50 closest to the drift layer 48 may have a doping concentration about 5×1016 cm−3. The doping concentration of each additional layer in the spreading layer may decrease in proportion to the distance of the layer from the JFET region 54. The layer of the spreading layer 50 closest to the drift layer 48 may have a doping concentration about 2×1017 cm−3.

The JFET region 54 may be an N-doped layer with a doping concentration from about 1×1016 cm−3 to 2×1017 cm−3. The drift layer 48 may be an N-doped layer with a doping concentration from about 6×1015 cm−3 to 1.5×1016 cm−3. The deep well region 56 may be a heavily P-doped region with a doping concentration from about 5×1017 cm−3 to 1×1020 cm−3. The base region 58 may be a P-doped region with a doping concentration from about 5×1016 cm−3 to 1×1019cm−3. The source region 60 may be an N-doped region with a doping concentration from about 1×1019 cm−3 to 1×1021 cm−3. The N doping agent may be nitrogen, phosphorous, or any other suitable element, as will be appreciated by those of ordinary skill in the art. The P doping agent may be aluminum, boron, or any other suitable element, as will be appreciated by those of ordinary skill in the art.

The gate contact 66, the source contacts 68, and the drain contact 70 may be comprised of multiple layers. For example, each one of the contacts may include a first layer of nickel or nickel-aluminum, a second layer of titanium over the first layer, a third layer of titanium-nickel over the second layer, and a fourth layer of aluminum over the third layer. Those of ordinary skill in the art will appreciate that the gate contact 66, the source contacts 68, and the drain contact 70 may be formed of any suitable material.

FIG. 5 shows the power MOSFET 44 according to an additional embodiment of the present disclosure. The power MOSFET 44 shown in FIG. 5 is substantially similar to that of FIG. 3, but further includes a channel Re-growth layer 80 between the gate oxide layer 64 and the spreading layer 50. The channel re-growth layer 80 is provided to lower the threshold voltage of the power MOSFET 44. Specifically, the deep well region 56, due to a heavy level of doping, may raise the threshold voltage of the power MOSFET 44 to a level that inhibits optimum performance. Accordingly, the channel re-growth layer 80 may offset the effects of the deep well region 56 in order to lower the threshold voltage of the power MOSFET 44. The channel re-growth layer 80 may be an N-doped region with a doping concentration from about 1×1015 cm−3 to 1×1017 cm−3

FIGS. 6-15 illustrate a process for manufacturing the power MOSFET 44 shown in FIG. 3. First, as illustrated by FIG. 6, the drift layer 48 is grown on top of the substrate 46. Those of ordinary skill in the art will recognize that any suitable growth process may be used to produce the drift layer 48 without departing from the principles of the present disclosure. For example, a chemical vapor deposition process may be used to form the drift layer 48.

Next, as illustrated by FIG. 7, the spreading layer 50 is grown on top of the drift layer 48. As discussed above, any suitable growth process may be used to create the spreading layer 50 without departing from the principles of the present disclosure. According to one embodiment, the spreading layer 50 is grown such that it includes a graded doping profile.

Next, as illustrated by FIG. 8, the deep well region 56 of each one of the junction implants 52 is implanted in the spreading layer 50. As will be appreciated by those of ordinary skill in the art, the deep well regions 56 may be implanted by any suitable implantation process. For example, an ion implantation process may be used to form the deep well regions 56. The base regions 58 are then implanted, as illustrated by FIG. 9, followed by the source regions 60, as illustrated by FIG. 10.

Next, as illustrated by FIG. 11, the JFET region 54 is implanted. As discussed above, any suitable implantation process may be used to create the JFET region 54 without departing from the principles of the present disclosure. Additionally, although not illustrated, the JFET region 54 may alternatively be created by a growth process.

Next, as illustrated by FIG. 12, the gate oxide layer 64 is formed on top of the spreading layer 50, such that the gate oxide layer 64 partially overlaps and runs between the surface of each source region 60 in the junction implants 52. In FIG. 13, the gate contact 66 is formed on top of the gate oxide layer 64. The source contacts 68 are then formed on the surface of the spreading layer 50 such that each one of the source contacts 68 partially overlaps both the source region 60 and the deep well region 56 of the junction implants 52, respectively, and does not contact the gate oxide layer 64 or the gate contact 66, as illustrated by FIG. 14. Finally, in FIG. 15, the drain contact 70 is provided on the surface of the substrate 46 opposite the drift layer 48.

FIG. 16 is a chart depicting the effect of the spreading layer 50 on the ON resistance of the power MOSFET 44. As shown, the spreading layer provides about a 20% decrease in the ON resistance of the device.

FIG. 17 is a chart depicting the effect of the spreading layer 50 on the electric field seen by the gate oxide layer 64. Because the spreading layer 50 allows a reduction in channel width 62 without impeding the performance of the power MOSFET 44, up to 26% of the electric field seen by the gate oxide layer 64 may be terminated by the opposing junction implants 52, thereby significantly increasing the longevity of the device.

Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Cheng, Lin, Pala, Vipindas, Palmour, John Williams, Lichtenwalner, Daniel Jenner, Agarwal, Anant Kumar

Patent Priority Assignee Title
Patent Priority Assignee Title
10192960, Jul 26 2013 SUMITOMO ELECTRIC INDUSTRIES, LTD Silicon carbide semiconductor device and method for manufacturing same
4126900, Jan 28 1977 U.S. Philips Corporation Random access junction field-effect floating gate transistor memory
4803533, Sep 30 1986 Fairchild Semiconductor Corporation IGT and MOSFET devices having reduced channel width
4967243, Jul 19 1988 Fairchild Semiconductor Corporation Power transistor structure with high speed integral antiparallel Schottky diode
5111253, May 09 1989 Lockheed Martin Corporation Multicellular FET having a Schottky diode merged therewith
5241195, Aug 13 1992 North Carolina State University at Raleigh Merged P-I-N/Schottky power rectifier having extended P-I-N junction
5365102, Jul 06 1993 North Carolina State University Schottky barrier rectifier with MOS trench
5378911, Feb 23 1993 Nissan Motor Co., Ltd. Structure of semiconductor device
5536977, Nov 30 1993 Siliconix Incorporated Bidirectional current blocking MOSFET for battery disconnect switching
5661314, May 09 1990 International Rectifier Corporation Power transistor device having ultra deep increased concentration
5674766, Dec 30 1994 Siliconix Incorporated Method of making a trench MOSFET with multi-resistivity drain to provide low on-resistance by varying dopant concentration in epitaxial layer
5689144, May 15 1996 Siliconix Incorporated Four-terminal power MOSFET switch having reduced threshold voltage and on-resistance
5886383, Jan 10 1997 International Rectifier Corporation Integrated schottky diode and mosgated device
5973367, Oct 13 1995 Siliconix Incorporated Multiple gated MOSFET for use in DC-DC converter
6057558, Mar 05 1997 Denso Corporation Silicon carbide semiconductor device and manufacturing method thereof
6239463, Aug 28 1997 Siliconix Incorporated Low resistance power MOSFET or other device containing silicon-germanium layer
6700175, Jul 02 1999 Kabushiki Kaisha Toyota Chuo Kenkyusho Vertical semiconductor device having alternating conductivity semiconductor regions
6979863, Apr 24 2003 Cree, Inc. Silicon carbide MOSFETs with integrated antiparallel junction barrier Schottky free wheeling diodes and methods of fabricating the same
7221010, Dec 20 2002 Cree, Inc. Vertical JFET limited silicon carbide power metal-oxide semiconductor field effect transistors
7498633, Jan 21 2005 THE TRUSTEES OF PURDUE UNIVERSITY High-voltage power semiconductor device
7592647, Mar 31 2005 Eudyna Devices Inc. Semiconductor device and manufacturing method thereof
7923320, Dec 20 2002 Cree, Inc. Methods of fabricating vertical JFET limited silicon carbide metal-oxide semiconductor field effect transistors
8178920, Jan 17 2006 FUJI ELECTRIC CO , LTD Semiconductor device and method of forming the same
8283973, Aug 19 2009 PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO , LTD Semiconductor element, semiconductor device, and electric power converter
8415671, Apr 16 2010 Cree, Inc Wide band-gap MOSFETs having a heterojunction under gate trenches thereof and related methods of forming such devices
8492827, Dec 20 2002 Cree, Inc. Vertical JFET limited silicon carbide metal-oxide semiconductor field effect transistors
8575692, Feb 11 2011 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Near zero channel length field drift LDMOS
8686439, Jun 27 2011 Panasonic Corporation Silicon carbide semiconductor element
9318597, Sep 20 2013 WOLFSPEED, INC Layout configurations for integrating schottky contacts into a power transistor device
9331197, Aug 08 2013 WOLFSPEED, INC Vertical power transistor device
9741842, Aug 08 2013 WOLFSPEED, INC Vertical power transistor device
20020038891,
20020047124,
20020125541,
20030006452,
20030040144,
20030080355,
20030178672,
20030214011,
20040099905,
20040195618,
20040212011,
20040251503,
20050035398,
20050045960,
20050082611,
20050253190,
20060192256,
20060202264,
20060214221,
20070012983,
20070034901,
20070045655,
20070096237,
20070120201,
20070145414,
20070235745,
20080012026,
20080029812,
20080050876,
20080128850,
20080142811,
20080149963,
20080197439,
20080206941,
20080230787,
20080308838,
20090057757,
20090065814,
20090072242,
20090078971,
20090079001,
20090090920,
20090146154,
20090173949,
20090179297,
20090189228,
20090218621,
20090236612,
20090272983,
20090278197,
20090283776,
20090283798,
20100013007,
20100025693,
20100073039,
20100078710,
20100093116,
20100176443,
20100219417,
20100270586,
20110049564,
20110156810,
20110193057,
20110241068,
20110254088,
20120025874,
20120037955,
20120088339,
20120187419,
20120236615,
20120256195,
20120280258,
20120292742,
20120306009,
20120313212,
20130026493,
20130026568,
20130105889,
20130153995,
20130306983,
20130313635,
20130341674,
20140021484,
20140027781,
20140048847,
20140070268,
20140077311,
20140117376,
20140203299,
20140252554,
20150041886,
20150053920,
20150084062,
20150084063,
20150084118,
20150084119,
20150084125,
20160211360,
CN1729577,
EP748520,
EP867943,
EP1576672,
EP748520,
FR2814855,
JP2007184434,
JP2012114104,
JP2013149837,
JP5742164,
JP6149474,
JP65867,
KR101020344,
TW1330894,
TW330894,
WO2012137914,
WO2013014943,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
May 03 2018Cree, Inc.(assignment on the face of the patent)
Oct 01 2021Cree, IncWOLFSPEED, INCCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0578910880 pdf
Jun 23 2023WOLFSPEED, INCU S BANK TRUST COMPANY, NATIONAL ASSOCIATIONSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0641850755 pdf
Date Maintenance Fee Events
May 03 2018BIG: Entity status set to Undiscounted (note the period is included in the code).
Nov 03 2023M1552: Payment of Maintenance Fee, 8th Year, Large Entity.


Date Maintenance Schedule
Jan 05 20244 years fee payment window open
Jul 05 20246 months grace period start (w surcharge)
Jan 05 2025patent expiry (for year 4)
Jan 05 20272 years to revive unintentionally abandoned end. (for year 4)
Jan 05 20288 years fee payment window open
Jul 05 20286 months grace period start (w surcharge)
Jan 05 2029patent expiry (for year 8)
Jan 05 20312 years to revive unintentionally abandoned end. (for year 8)
Jan 05 203212 years fee payment window open
Jul 05 20326 months grace period start (w surcharge)
Jan 05 2033patent expiry (for year 12)
Jan 05 20352 years to revive unintentionally abandoned end. (for year 12)