An image sensor is provided. The image sensor includes a substrate, a first interlayer insulating layer, a first metal line, and a shielding structure. The substrate includes a pixel array, a peripheral circuit area, and an interface area disposed between the pixel array and the peripheral circuit area. The first interlayer insulating layer is formed on a first surface of the substrate. The first metal line is disposed on the first interlayer insulating layer of the pixel array. The second interlayer insulating layer is disposed on the first interlayer insulating layer wherein the second interlayer insulating layer covers the first metal line. The shielding structure passes through the substrate in the interface area wherein the shielding structure electrically insulates the pixel array of the substrate and the peripheral circuit area.
|
7. An image sensor comprising:
a substrate comprising a first area and a second area;
a first interlayer insulating layer formed on a first surface of the substrate;
a first metal line disposed on the first interlayer insulating layer in the first area, and a second metal line disposed on the first interlayer insulating layer in the second area;
a second interlayer insulating layer disposed on the first interlayer insulating layer, and covering the first and second metal lines; and
a through via structure disposed in the first area and a shielding structure disposed in the second area,
wherein the through via structure comprises a through via plug passing through the substrate and the first interlayer insulating layer in the first area, and electrically connected to the first metal line, and
wherein the shielding structure comprises a shield insulating material passing through the substrate in the second area, and contact the first interlayer insulating layer.
0. 18. An image sensor having a first area, a second area and a third area, the image sensor comprising:
a substrate disposed in the first area, the second area and the third area;
a first interlayer insulating layer disposed on a first surface of the substrate;
a first metal line disposed on the first interlayer insulating layer and disposed in the first area;
a second metal line disposed on the first interlayer insulating layer and disposed in the second area;
a second interlayer insulating layer disposed on the first interlayer insulating layer and covering the first metal line and the second metal line;
a through via structure disposed in the first area; and
a first shielding structure disposed in the second area,
wherein the first shielding structure comprises a shield insulating material passing through the substrate in the second area, and contact the first interlayer insulating layer, and
wherein the through via structure comprises a through via plug passing through the substrate and the first interlayer insulating layer in the first area, and electrically connected to the first metal line.
0. 12. An image sensor having a first area, a second area and a third area, the image sensor comprising:
a substrate disposed in the first area, the second area and the third area;
a first interlayer insulating layer disposed on a first surface of the substrate;
a first metal line disposed on the first interlayer insulating layer and disposed in the first area;
a second metal line disposed on the first interlayer insulating layer and disposed in the second area;
a second interlayer insulating layer disposed on the first interlayer insulating layer and covering the first metal line and the second metal line;
a through via structure disposed in the first area; and
a first shielding structure disposed in the second area,
wherein the through via structure includes a through via plug passing through the substrate and the first interlayer insulating layer, the through via plug being electrically connected to the first metal line, and
wherein the first shielding structure comprises a shield insulating material, passes through the substrate in the second area, and contacts the first interlayer insulating layer.
1. An image sensor comprising:
a substrate comprising a pixel array, a through via area, and a shield area disposed between the pixel array and the through via area;
a first interlayer insulating layer formed on a first surface of the substrate;
a pixel line disposed on the first interlayer insulating layer in the pixel array;
a through via line disposed on the first interlayer insulating layer in the through via area;
a second interlayer insulating layer disposed on the first interlayer insulating layer, the second interlayer insulating layer covering the pixel line and the through via line;
a through via structure configured to pass through the substrate in the through via area; and
a shielding structure passing through the substrate in the shield area,
wherein the through via structure includes:
a through via structure passing through the substrate and the first interlayer insulating layer; and
a via isolation structure passing through the substrate and surrounding the via structure, and
wherein the shielding structure passes through the substrate and electrically insulates between the pixel array and the through via area of the substrate.
2. The image sensor of
wherein the via isolation structure comprises:
a via isolation trench passing through the substrate; and
a via isolation insulating material filling the via isolation trench,
wherein the shielding structure comprises:
a shield trench vertically passing through the substrate; and
a shield insulating material filling the shield trench, and
wherein the via isolation trench has a same depth as the shield trench.
3. The image sensor of
wherein the through via structure comprises:
a through via passing through the substrate and the first insulating layer; and
a through via plug filling the through via,
wherein the shielding structure comprises:
a shield core trench passing through the shield insulating material and the first interlayer insulating layer; and
a shield core filling the shield core trench, and
wherein the through via has a same depth as the shield core trench.
4. The image sensor of
wherein the shield line is electrically connected to the shield core, and the through via line is electrically connected to the through via plug.
5. The image sensor of
6. The image sensor of
wherein the through via pad is electrically connected to the through via plug.
8. The image sensor of
wherein the through via structure further comprises a via isolation insulating material passing through the substrate and surrounding the through via plug, and
wherein the via isolation insulating material has the same height as the shield insulating material.
9. The image sensor of
wherein the shielding structure further comprises a shield core passing through the shield insulating material and the first interlayer insulating layer, and electrically connected to the second metal line, and
wherein the shield core has the same height as the through via plug.
10. The image sensor of
wherein the first metal line is electrically connected to the second metal line.
11. The image sensor of
0. 13. The image sensor of claim 12, wherein the first area and the second area are included in a peripheral circuit area, and
the third area is included in a pixel area.
0. 14. The image sensor of claim 12, wherein no shielding structure surrounds the third area.
0. 15. The image sensor of claim 12, further comprising a second shielding structure surrounding the third area.
0. 16. The image sensor of claim 12, further comprising a third shielding structure surrounding the first area.
0. 17. The image sensor of claim 12, wherein the first shielding structure is disposed in an interface area of the image sensor.
0. 19. The image sensor of claim 18, wherein the first area and the second area are included in a peripheral circuit area, and
the third area is included in a pixel area.
0. 20. The image sensor of claim 18, wherein no shielding structure surrounds the third area.
0. 21. The image sensor of claim 18, further comprising a second shielding structure surrounding the third area.
0. 22. The image sensor of claim 18, further comprising a third shielding structure surrounding the first area.
0. 23. The image sensor of claim 18, wherein the first shielding structure is disposed in an interface area of the image sensor.
|
This application is an application for reissue of U.S. Pat. No. 9,461,084, issued on Oct. 4, 2016, which issued from U.S. patent application Ser. No. 14/626,549, filed on Feb. 19, 2015, which claims under 35 U.S.C. §119 priority to and the benefit of Korean Patent Application No. 10-2014-0109920 filed on Aug. 22, 2014, the entire contents of which are incorporated by reference herein.
1. Technical Field
The present disclosure relates to a layout and a vertical structure of a semiconductor device including a shielding structure and a method of manufacturing the same.
2. Discussion of Related Art
An image sensor having a more high resolution for a high quality display image is being developed. Since the image sensor of a high resolution has a high degree of integration and a small size, an active pixel sensor array is affected by electrical, magnetic, and thermal effects from peripheral circuits. The effects from the peripheral circuits may degrade the operation and performance of the image sensor. Thus, the active pixel sensor array should be shielded from the electrical, magnetic and thermal effects of the peripheral circuit, so that the operation and performance of the image sensor is improved.
Exemplary embodiments of the inventive concepts provide an image sensor having a shielding structure.
Other exemplary embodiments of the inventive concepts provide a method of manufacturing the image sensor having the shielding structure.
In accordance with an aspect of the inventive concepts, an image sensor includes a substrate, a first interlayer insulating layer, a first metal line, and a shielding structure. The substrate includes a pixel array, a peripheral circuit area, and an interface area disposed between the pixel array and the peripheral circuit area. The first interlayer insulating layer is formed on a first surface of the substrate. The first metal line is disposed on the first interlayer insulating layer of the pixel array. The second interlayer insulating layer is disposed on the first interlayer insulating layer, wherein the second interlayer insulating layer covers the first metal line. The shielding structure passes through the substrate in the interface area to electrically isolate the pixel array of the substrate from the peripheral circuit area.
In accordance with another aspect of the inventive concepts, an image sensor includes a substrate, a first interlayer insulating layer, a pixel line, a through via line, a second interlayer insulating layer, a through via structure, and a shielding structure. The substrate includes a pixel array, a through via area, and a shield area disposed between the pixel array and the through via area. The first interlayer insulating layer is formed on a first surface of the substrate. The pixel line is disposed on the first interlayer insulating layer of the pixel array. The through via line is disposed on the first insulating layer in the through via area. The second interlayer insulating layer is disposed on the first interlayer insulating layer, wherein the second interlayer insulating layer covers the pixel line and the through via line. The through via structure passes through the substrate in the through via area. The shielding structure passes through the substrate in the shield area. The through via structure includes a via structure and a via isolation structure. The via structure passes through the substrate and the first interlayer insulating layer. The via isolation structure passes through the substrate to surround the via structure. The shielding structure passes through the substrate to electrically isolate the pixel array of the substrate from the through via area.
In accordance with still another aspect of the inventive concepts, an image sensor includes a substrate, a first interlayer insulating layer, a first metal line, a second metal line, a second interlayer insulating layer, a through via structure, and a shielding structure. The substrate includes a first area and a second area. The first interlayer insulating layer is formed on a first surface of the substrate. The first metal line is disposed on the first interlayer insulating layer in the first area. The second metal line is disposed on the first interlayer insulating layer in the second area. The second interlayer insulating layer is disposed on the first interlayer insulating layer to cover the first and second metal lines. The through via structure is disposed in the first area. The shielding structure is disposed in the second area. The through via structure includes a through via plug passing through the substrate and the first interlayer insulating layer in the first area to be electrically connected to the first metal line. The shielding structure includes a shield insulating material layer passing through the substrate in the second area and contacts the first interlayer insulating layer.
The foregoing and other features and advantages of the inventive concepts will be apparent from the more particular description of exemplary embodiments of the inventive concepts, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the inventive concepts. In the drawings:
Various exemplary embodiments will now be described more fully with reference to the accompanying drawings. The inventive concepts disclosed herein may, however, be embodied in different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure is thorough and complete and fully conveys the inventive concepts to those skilled in the art. In the drawings, the sizes and relative sizes of layers and regions may be exaggerated for clarity.
The terminology used herein is for the purpose of describing particular exemplary embodiments only and is not intended to be limiting of the present inventive concepts. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
It will be understood that when an element or layer is referred to as being “on,” “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. Like numerals refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element's or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
Exemplary embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures). As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, the exemplary embodiments should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the present inventive concepts.
Like numbers refer to like elements throughout. Thus, the same or similar numbers may be described with reference to other drawings even if they are neither mentioned nor described in the corresponding drawing. Also, elements that are not denoted by reference numbers may be described with reference to other drawings.
It will be understood that, the terms of ‘front side’ and ‘back side’ are relative terms to conveniently explain the present inventive concepts. Thus, ‘front side’ and ‘back side’ do not correspond to predetermined directions, locations or elements, and ‘front side’ may be substituted by ‘back side’. For example, ‘front side’ may mean ‘back side’. Thus, ‘front side’ may be described as ‘first side’, and ‘back side’ may be described as ‘second side’. Also, ‘back side’ may be described as ‘first side, and ‘front side’ may be described as ‘first side’. However, in the same embodiment, ‘front side’ may not be substituted by ‘back side’. It will be understood that, although the terms “first,” “second,” “third,” etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present inventive concepts.
Referring to
The shielding structure 50 may be disposed between the pixel array PA and the peripheral circuit areas PCA. For example, the shielding structure 50 may be formed in the interface areas IA. The shielding structure 50 may enhance electrical insulation, magnetic shielding, and thermal isolation between the pixel array PA and the peripheral circuit areas PCA.
Referring to
In the image sensors 10A, 10B, 10C in accordance with the exemplary embodiments of the inventive concepts, the peripheral circuit area PCA is electrically and physically insulated and separated from the pixel array PA. Thus, since the electrical and thermal effects on the unit pixels of the pixel array PA from the peripheral circuit areas PCA are decreased, a dark current and a white spot are decreased. Therefore, electrical, thermal, and optical operations and performances of the image sensors 10A, 10B, 10C may be superior.
Referring to
The transistors 27L, 27P may include logic transistors 27L and a pixel transistor 27P. In an exemplary embodiment, the logic transistors 27L are disposed in the peripheral circuit area PCA, and the pixel transistor 27P is disposed in the pixel array PA. The logic transistors 27L may form a logic circuit, a differential amplifier, a driver, or an input/output buffer, etc. The pixel transistor 27P may be one of a transmission transistor, a reset transistor, and an amplification transistor.
The lower interlayer insulating layer 30 may be formed on the first surface S1 of the substrate 20 to cover the transistors 27L, 27P. The lower interlayer insulating layer 30 may include an insulating material such as, for example, silicon oxide.
The upper interlayer insulating layer 35 may be formed on the lower interlayer insulating layer 30 to cover the multilayered metal lines 40L, 40P. The upper interlayer insulating layer 35 may have a multilayered structure. The upper interlayer insulating layer 35 may include an insulating material such as silicon oxide or silicon nitride.
The multilayered metal lines 40L, 40P may be formed in the upper interlayer insulating layer 35 as the multilayered structure. The multilayered metal lines 40L, 40P may include logic metal lines 40L and pixel lines 40P. The logic metal lines 40L are disposed in the peripheral circuit area PCA. The pixel lines 40P are disposed in the pixel array PA. The multilayered metal lines 40L, 40P may include a metal such as tungsten (W), aluminum (Al), copper (Cu), etc.
The shallow isolation areas 21 may include an insulating material formed using a shallow trench isolation (STI) process. The deep isolation areas 23 may include an insulating material formed using a deep trench isolation (DTI) process. The photodiodes 25 may include a P-doped area and an N-doped area which are formed by ion implanting process.
The shielding structure 50 may include a shield insulating material 51 filled in a shield trench 50T that passes through the substrate 20 in a vertical direction. The shielding structure 50 may pass through the substrate 20 to electrically and physically insulate and separate the pixel array PA of the substrate 20 from the peripheral circuit area PCA of the substrate 20. A lower end portion of the shielding structure 50 may pass through the first surface S1 of the substrate 20 and protrude into the lower interlayer insulating layer 30. An upper end portion of the shielding structure 50 may protrude at a higher level than the second surface S2 of the substrate 20. The shield insulating material 51 may include an insulating material such as silicon oxide. A height of the shielding structure 50 may be same as a height of the deep isolation areas 23.
The capping layer 60 may be entirely formed on the second surface S2 of the substrate 20. The capping layer 60 may include the same material as the shield insulating material 51 to physically continue with the shield insulating material 51. An upper surface of the capping layer 60 may be co-planar with an upper surface of the shielding structure 50.
The protection layer 65 may be formed on the capping layer 60. The protection layer 65 may have a multilayered structure to include an anti-reflection layer or a passivation layer. For example, the protection layer 65 may include silicon nitride, silicon oxide, silicon oxynitride, a polyimide, and/or an organic polymer.
The color filters 70 may be formed on the protection layer 65 to be aligned perpendicular to the photodiodes 25. The color filters 70 may include silicon oxide or an organic polymer including pigment.
The microlenses 75 may be aligned perpendicular to the color filters 70. The microlenses 75 may include transparent silicon oxide or an organic polymer.
Referring to
Referring to
In the image sensors 11A, 11B, 11C, the peripheral circuit areas PCA of the substrate 20 are electrically and physically insulated and separated from the pixel array PA of the substrate 20.
Referring to
The interface area IA may be disposed between the peripheral circuit area PCA and the pixel array PA.
The substrate 20 may include one of a single crystalline wafer, a Si—Ge wafer, and a silicon on insulator (SOI) wafer.
The forming of the shallow isolation areas 21 may include performing a shallow trench isolation (STI) process. The forming of the photodiodes 25 may include performing an ion implanting process such as ion implanting or ion diffusion. The forming of the transistors 27L, 27P may include forming a gate insulating layer, a gate electrode, and a gate spacer on the substrate 20. The transistors 27L, 27P may include logic transistors 27L and pixel transistors 27P. The logic transistors 27L are formed in the peripheral circuit area PCA. The pixel transistors 27P are disposed in the pixel array PA.
The forming of the lower interlayer insulating layer 30 and the upper interlayer insulating layer 35 may include forming a silicon oxide by performing a chemical vapor deposition (CVD) process. The lower interlayer insulating layer 30 and the upper interlayer insulating layer 35 may be formed as a multilayer.
The forming of the metal lines 40L, 40P may include performing a CVD process, a photolithography process, an etching process, a deposition process, and/or a planarization process. For example, the metal lines 40L, 40P may include tungsten (W), aluminum (Al), copper (Cu), titanium (Ti), or another metal, a metal alloy, or a metal compound.
Referring to
Referring to
Referring back to
Referring to
Referring to
Referring back to
Referring to
Referring back to
In a method of manufacturing the image sensors according to embodiments of the inventive concepts, the deep isolation areas 23 and the shielding structure 50 may be simultaneously formed using compatible processes. Thus, since the number of the processes is decreased, manufacturing costs may be decreased and productivity may be improved.
Referring to
The through via area VA may include a through via plug 81, a through via pad 83, and a through via isolation structure 85. The through via pad 83 may overlap the through via plug 81. The through via isolation structure 85 may surround the through via plug 81 and the through via pad 83.
The shield area SA may include a shielding structure 50 and a shield pad 53 that overlaps a portion of the shielding structure 50.
The pixel array PA may include a plurality of unit pixels P. Each of the unit pixels P may include four photodiode areas 25 and a circuit area 26.
Referring to
The image sensors 10D, 10E according to exemplary embodiments of the inventive concepts may include the shielding structure 50 having a conductive material. The peripheral circuit area PCA or the through via area VA may be electromagnetically separated from the pixel array PA. Thus, the electromagnetic interference onto the pixel array PA from the peripheral circuit area PCA and the through via area VA may be decreased.
Referring to
The metal lines 40V, 40P may include a through via line 40V and pixel lines 40P. The through via line 40V is disposed in the upper interlayer insulating layer 35 in the through via area VA. The pixel lines 40P are disposed in the upper interlayer insulating layer 35 in the pixel array PA. The through via line 40V may be electrically connected to the through via structure 80. The metal lines 40V, 40P may include tungsten (W), aluminum (Al), copper (Cu), or another metal.
The through via structure 80 may include a through via plug 81, a through via pad 83, and a through via isolation structure 85. The through via plug 81 is disposed in a through via 81H. The through via pad 83 is disposed on the through via plug 81. The through via isolation structure 85 surrounds the through via plug 81.
The through via plug 81 may include a through via barrier layer 81B and a through via metal layer 81M. The through via barrier layer 81B is conformally formed on an inner surface of the through via 81H. The through via metal layer 81M fills the through via 81H. The through via pad 83 may include a through via pad barrier layer 83B and a through via pad metal layer 83M. The through via pad barrier layer 83B is disposed on the capping layer 60. The through via pad metal layer 83M is disposed on the through via pad barrier layer 83B. The through via barrier layer 81B and the through via pad metal layer 83M may include the same material so as to physically continue, and the through via metal layer 81M and the through via pad metal layer 83M may include the same material so as to physically continue. The through via plug 81 may be electrically connected to the through via line 40V.
The shielding structure 50 may include a shield insulating material 51, a shield core 52, and a shield pad 53. The shield insulating material 51 is disposed in a shield trench SOT. The shield core 52 is disposed in a shield core trench 52T in the shield insulating material 51. The shield pad 53 is disposed on the shield core 52. The shield core trench 52T may pass through the shield insulating material 51 and the lower interlayer insulating layer 30. The shield core 52 may include a shield core barrier layer 52B and a shield core metal layer 52M. The shield core barrier layer 52B and the shield core metal layer 52M are conformally formed on an inner surface of the shield core trench 52T. The shield pad 53 may include a shield pad barrier layer 53B and a shield pad metal layer 53M. The shield pad barrier layer 53B is disposed on the capping layer 60. The shield pad metal layer 53M is disposed on the shield pad barrier layer 53B. The shield core barrier layer 52B and the shield pad barrier layer 53B may have the same material so as to physically continue with the shield pad barrier layer 53B. The shield core metal layer 52M and the shield pad metal layer 53M may have the same material so as to physically continue with the shield pad metal layer 53M. A positive voltage (+), a negative voltage (−), or a ground voltage may be applied to the shield core 52 through the shield pad 53.
An upper surface of the through via pad 83 may be exposed through a first opening O1 of the protection layer 65. An upper surface of the shield pad 53 may be exposed through a second opening O2 of the protection layer 65.
Referring to
Since the image sensors 11D, 11E according to exemplary embodiments of the inventive concepts include the shield core 52 having a conductive material, electromagnetic effects on the pixel array PA from the through via area VA may be decreased. Further, as a voltage may be applied to the shield core 52, electromagnetic shield characteristics and heat dissipation characteristics may be superior.
Referring to
The metal lines 40V, 40P may include a through via line 40V and a pixel line 40P. The through via line 40V is disposed in the through via area VA. The pixel line 40P is disposed in the pixel array PA. The through via line 40V and the pixel line 40P may be disposed on the same level as the lowermost pixel line 40P in the pixel array PA.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring back to
Referring to
The metal lines 40V, 40S, 40P may include a through via line 40V, a shield line 40S, and a pixel line 40P. The through via line 40V is disposed in the through via area VA. The shield line 40S is disposed in the shield area SA. The pixel line 40P is disposed in the pixel array PA. The through via line 40V and the shield line 40S may be located at the same level as the lowermost pixel line 40P of the metal lines 40V, 40S, 40P. The through via line 40V and the shield line 40S may be electrically and physically connected.
Referring to
Referring to
Referring to
Referring back to
In image sensors according to exemplary embodiments of the inventive concepts, a substrate of the pixel array are insulated, shielded and separated from the electrical, magnetic, material, and physical effects of the substrate of the peripheral circuit region. Thus, the electrical and thermal effects on the unit pixels of the pixel array from the peripheral circuits are decreased, and then a dark current, a white spot defect can be decreased and the heat can be easily dissipated. Therefore, the electrical, thermal, and optical operations and performances of the image sensors can be improved.
The foregoing is illustrative of exemplary embodiments and is not to be construed as limiting thereof. Although a few exemplary embodiments have been described, those skilled in the art will readily appreciate that many modifications are possible in the exemplary embodiments without materially departing from the novel teachings and advantages. Accordingly, all such modifications are intended to be included within the scope of this inventive concepts as defined in the claims. In the claims, means-plus-function clauses are intended to cover the structures described herein as performing the recited function, and not only structural equivalents but also equivalent structures. Therefore, it is to be understood that the foregoing is illustrative of various exemplary embodiments and is not to be construed as limited to the specific exemplary embodiments disclosed, and that modifications to the disclosed exemplary embodiments, as well as other embodiments, are intended to be included within the scope of the appended claims.
Moon, Chang-Rok, Lee, Yun-Ki, Jung, Min-wook
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7087944, | Jan 16 2003 | Aptina Imaging Corporation | Image sensor having a charge storage region provided within an implant region |
7772027, | Feb 02 2004 | Aptina Imaging Corporation | Barrier regions for image sensors |
7981717, | Sep 27 2007 | DB HITEK CO , LTD | Image sensor and method of manufacturing the same |
8071455, | Feb 20 2004 | Aptina Imaging Corporation | Isolation structures for preventing photons and carriers from reaching active areas and methods of formation |
8168933, | Aug 23 2006 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Method for forming image sensor with shield structures |
8530329, | Aug 05 2010 | Samsung Electronics Co., Ltd. | Methods of fabricating semiconductor devices having various isolation regions |
20130221410, | |||
KR1020060020400, | |||
KR1020120013614, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 05 2019 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 05 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Mar 20 2024 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 28 2024 | 4 years fee payment window open |
Mar 28 2025 | 6 months grace period start (w surcharge) |
Sep 28 2025 | patent expiry (for year 4) |
Sep 28 2027 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 28 2028 | 8 years fee payment window open |
Mar 28 2029 | 6 months grace period start (w surcharge) |
Sep 28 2029 | patent expiry (for year 8) |
Sep 28 2031 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 28 2032 | 12 years fee payment window open |
Mar 28 2033 | 6 months grace period start (w surcharge) |
Sep 28 2033 | patent expiry (for year 12) |
Sep 28 2035 | 2 years to revive unintentionally abandoned end. (for year 12) |