A resistor may include a semiconductor layer having a source region, a drain region, and a channel region. The channel region may be between the source region and the drain region. The channel region may have a same polarity as the source region and the drain region. The resistor may further include a first inter-metal dielectric (IMD) layer on the channel region. The resistor may further include a front-side gate shield on the first IMD layer. The front-side gate shield may overlap the channel region.
|
14. A resistor, comprising:
a semiconductor layer having a source region, a drain region, and a channel region between the source region and the drain region, the channel region having a same polarity as the source region and the drain region;
a first inter-metal dielectric (IMD) layer on the channel region; and
means for shielding on the first IMD layer and overlapping the channel region.
1. A resistor, comprising:
a semiconductor layer having a source region, a drain region, and a channel region between the source region and the drain region, the channel region having a same polarity as the source region and the drain region;
a first inter-metal dielectric (IMD) layer on the channel region; and
a front-side gate shield on the first IMD layer and overlapping the channel region.
10. A method of fabricating a resistor, comprising:
fabricating a semiconductor layer comprising a source region, a drain region, and a channel region between the source region and the drain region;
doping the channel region to have a same polarity as the source region and the drain region;
depositing a first inter-metal dielectric (IMD) layer on the channel region; and
fabricating a front-side gate shield on the first IMD layer, the front-side gate shield overlapping the channel region.
2. The resistor of
3. The resistor of
4. The resistor of
a second IMD layer on the first IMD layer, in which the front-side gate shield comprises a second back-end-of-line (BEOL) interconnect on the second IMD layer and overlapping the channel region, the source region, and the drain region.
6. The resistor of
7. The resistor of
8. The resistor of
9. The resistor of
11. The method of
depositing a second IMD layer on the first IMD layer, in which the front-side gate shield comprises a second back-end-of-line (BEOL) interconnect on the second IMD layer and overlapping the channel region, the source region, and the drain region.
12. The method of
13. The method of
15. The resistor of
16. The resistor of
17. The resistor of
a second IMD layer on the first IMD layer, in which the shielding means comprises a second back-end-of-line (BEOL) interconnect on the second IMD layer and overlapping the channel region, the source region, and the drain region.
19. The resistor of
20. The resistor of
|
Aspects of the present disclosure relate to semiconductor devices and, more particularly, to resistors.
Mobile radio frequency (RF) chips (e.g., mobile RF transceivers) have migrated to a deep sub-micron process node due to cost and power consumption considerations. Designing such mobile RF transceivers becomes complex at this deep sub-micron process node. Designing these mobile RF transceivers is further complicated by added circuit functions for supporting communication enhancements, such as carrier aggregation. Further design challenges for mobile RF transceivers include analog/RF performance considerations, including mismatch, noise, and other performance considerations. Designs of these mobile RF transceivers may include additional passive devices, for example, for biasing and suppressing resonance, and/or for performing filtering, bypassing, and coupling.
At the deep sub-micron process node, small-sized resistors having large values are desired. Conventional resistors are prone to severe bias interference from adjacent conductive layers and also exhibit non-negligible voltage dependence from voltages applied across the terminals. Therefore, there is a desire for small-sized, large-valued resistors that overcome these deficiencies.
A resistor may include a semiconductor layer having a source region, a drain region, and a channel region. The channel region may be between the source region and the drain region. The channel region may have a same polarity as the source region and the drain region. The resistor may further include a first inter-metal dielectric (IMD) layer on the channel region. The resistor may further include a front-side gate shield on the first IMD layer. The front-side gate shield may overlap the channel region.
A method of fabricating a resistor may include fabricating a semiconductor layer having a source region, a drain region, and a channel region between the source region and the drain region. The method may further include doping the channel region to have a same polarity as the source region and the drain region. The method may further include depositing a first inter-metal dielectric (IMD) layer on the channel region. The method may further include fabricating a front-side gate shield on the first IMD layer. The front-side gate shield may overlap the channel region.
A resistor may include a semiconductor layer having a source region, a drain region, and a channel region. The channel region may be between the source region and the drain region. The channel region hay have a same polarity as the source region and the drain region. The resistor may further include a first inter-metal dielectric (IMD) layer on the channel region. The resistor may further include means for shielding on the first IMD layer. The shielding means may overlap the channel region.
Additional features and advantages of the disclosure will be described below. It should be appreciated by those skilled in the art that this disclosure may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present disclosure. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the teachings of the disclosure as set forth in the appended claims. The novel features, which are believed to be characteristic of the disclosure, both as to its organization and method of operation, together with further objects and advantages, will be better understood from the following description when considered in connection with the accompanying figures. It is to be expressly understood, however, that each of the figures is provided for the purpose of illustration and description only and is not intended as a definition of the limits of the present disclosure.
For a more complete understanding of the present disclosure, reference is now made to the following description taken in conjunction with the accompanying drawings.
The detailed description set forth below, in connection with the appended drawings, is intended as a description of various configurations and is not intended to represent the only configurations in which the concepts described herein may be practiced. The detailed description includes specific details for the purpose of providing a thorough understanding of the various concepts. It will be apparent, however, to those skilled in the art that these concepts may be practiced without these specific details. In some instances, well-known structures and components are shown in block diagram form in order to avoid obscuring such concepts.
As described herein, the use of the term “and/or” is intended to represent an “inclusive OR”, and the use of the term “or” is intended to represent an “exclusive OR.” As described herein, the term “exemplary” used throughout this description means “serving as an example, instance, or illustration,” and should not necessarily be construed as preferred or advantageous over other exemplary configurations. The term “coupled” used throughout this description means “connected, whether directly or indirectly through intervening connections (e.g., a switch), electrical, mechanical, or otherwise,” and is not necessarily limited to physical connections. Additionally, the connections can be such that the objects are permanently connected or releasably connected. The connections can be through switches. As described herein, the term “proximate” used throughout this description means “adjacent, very near, next to, or close to.” As described herein, the term “on” used throughout this description means “directly on” in some configurations, and “indirectly on” in other configurations.
Mobile radio frequency (RF) chip designs (e.g., mobile RF transceivers) have migrated to a deep sub-micron process node due to cost and power consumption considerations. The design complexity of mobile RF transceivers is further complicated by added circuit functions to support communication enhancements, such as carrier aggregation.
The design of these mobile RF transceivers may include the use of silicon on insulator technology. Silicon on insulator (SOI) technology replaces conventional silicon substrates with a layered silicon-insulator-silicon substrate to reduce parasitic device capacitance and improve performance. SOI-based devices differ from conventional, silicon-built devices because the silicon junction is above an electrical isolator, typically a buried oxide (BOX) layer.
Conventional complementary metal-oxide-semiconductor (CMOS) technology begins with a front-end-of-line (FEOL), in which a first set of process steps are performed for fabricating active devices (e.g., negative MOS (NMOS) or positive MOS (PMOS) transistors) on a substrate (e.g., a silicon-on-insulator (SOI) substrate). A middle-of-line (MOL) is performed next, which is a set of process steps that connect the active devices to the back-end-of-line (BEOL) interconnects (e.g., M1, M2, M3, M4, etc.) using middle-of-line contacts. Unfortunately, interference between each layer may result due to a close proximity of adjacent conductive layers.
The front-end-of-line processes may include the set of process steps that form the active devices (e.g., transistors). The front-end-of-line processes include ion implantation, anneals, oxidation, chemical vapor deposition (CVD) or atomic layer deposition (ALD), etching, chemical mechanical polishing (CMP), and epitaxy. The middle-of-line processes may include the set of process steps that enable connection of the transistors to BEOL interconnects. These steps include silicidation and contact formation, as well as stress introduction. The back-end-of-line processes may include the set of process steps that form the interconnects that tie the independent transistors and form circuits. Currently, copper and aluminum are materials to form the interconnects, but with further development of the technology, other conductive materials may be used.
Conventional metal-oxide-semiconductor field-effect-transistors (MOSFETs) with source and drain regions having a same low body doping are implemented as small-area, high-value resistors, such as thick oxide depletion mode N-channel metal-oxide-semiconductor (NMOS) (TDN) transistors. Unfortunately, these devices are prone to large resistance variations due to a variable bias of a handle wafer placed above a polysilicon gate and interconnects. These shortcomings have caused chip designers to abandon using these types of devices. Still, chip designers have a strong interest in a scalable small-size resistor having a small parasitic capacitance and inductance, a large resistance, and a high linearity. Additionally, the scalable resistor should be capable of being implemented with a layer-transfer SOI CMOS process or other CMOS process, including standard SOI and bulk CMOS processes. Furthermore, this device should also be capable of use in RF circuits where its small size is expected to provide very low parasitic capacitance and inductance, particularly in conjunction with a standard SOI CMOS process and a layer-transfer SOI CMOS process.
Aspects of the present disclosure provide a MOSFET device with a high-resistivity body having source and drain regions with a same type doping that may be available for gate control. For example, a first level interconnect metal (e.g., an M1 layer) instead of a typical polysilicon gate may be used in silicon (Si) based CMOS processes. Due to a large distance between the first level interconnect layer and a Si surface, similar devices have very weak gate control and are prone to bias interference due to electricity field sensitivity of a body region with low doping.
Nevertheless, operating near to a threshold voltage increases an impact of the gate voltage on a device conductance. Therefore, the proposed device may be constructed to have a nearly zero threshold voltage with a low conductivity at a zero gate bias, which may facilitate its use as a small-area, large-value resistor. Because of the relatively thick configuration of dielectric interconnects, the threshold voltage may be very high and the device may operate in a linear regime even for a large bias between the source and drain regions.
Because a desired geometry for resistors is generally a long-length and a narrow-width, process variations in fabricating a channel due to a lack of a self-aligned polysilicon gate, which is typical for MOSFETs, are not expected to have significant detrimental effects on the performance of the resistor. A backside gate may be used to further improve resistance and voltage regulation because a threshold voltage of the backside gate channel may be substantially lower than that of a front-side gate, but still much higher compared to a standard device with a polysilicon gate. Therefore, one may trade off linearity for better gate control by adding a backside gate.
A front-side gate may prevent interference from conductive layers above the active portion of the device. In one configuration, both front-side and a backside gates are large enough to completely shield a resistor body from external electric fields, thus significantly reducing interference and cross-talk in complex, mixed-signal, and RF circuits. When only a front-side gate is used, a bias interference from conductive layers above the resistor, including a handle wafer in a layer-transfer SOI CMOS device, may be avoided by a sufficient extension of a gate metal to sufficiently cover an active Si layer.
Aspects of the present disclosure provide for a resistor having a semiconductor layer including a source region, a drain region, and a channel region between the source region and the drain region. The channel region may have a same polarity as the source region and the drain region. The resistor may further include a first inter-metal dielectric (IMD) layer on the channel region, and a front-side gate shield on the first IMD layer. The front-side gate shield may overlap the channel region.
According to aspects of the present disclosure, a thick oxide depletion mode N-channel metal-oxide-semiconductor (NMOS) (TDN) transistor may be configured as a resistor. For example, the TDN transistor may include source and drain regions having a same low body doping. According to aspects of the present disclosure, the TDN transistor may be an N-type MOS resistor.
It will be understood that the term “layer” includes film and is not to be construed as indicating a vertical or horizontal thickness unless otherwise stated. As described herein, the term “substrate” may refer to a substrate of a diced wafer or may refer to a substrate of a wafer that is not diced. Similarly, the terms chip and die may be used interchangeably.
The wireless transceiver 120 and the WLAN module 152 of the WiFi module 150 are coupled to a modem (MSM, e.g., a baseband modem) 130 that is powered by a power supply 102 through a power management integrated circuit (PMIC) 140. The chipset 110 also includes capacitors 112 and 114, as well as an inductor(s) 116 to provide signal integrity. The PMIC 140, the modem 130, the wireless transceiver 120, and the WLAN module 152 each include capacitors (e.g., 142, 132, 122, and 154) and operate according to a clock 118. The geometry and arrangement of the various inductor and capacitor components in the chipset 110 may reduce the electromagnetic coupling between the components.
The wireless transceiver 120 of the wireless device generally includes a mobile RF transceiver to transmit and receive data for two-way communication. A mobile RF transceiver may include a transmit section for data transmission and a receive section for data reception. For data transmission, the transmit section may modulate a RF carrier signal with data to obtain a modulated RF signal, amplify the modulated RF signal using a power amplifier (PA) to obtain an amplified RF signal having the proper output power level, and transmit the amplified RF signal via the antenna 192 to a base station. For data reception, the receive section may obtain a received RF signal via the antenna 192 and may amplify the received RF signal using a low noise amplifier (LNA) and process the received RF signal to recover data sent by the base station in a communication signal.
The wireless transceiver 120 may include one or more circuits for amplifying these communication signals. The amplifier circuits (e.g., LNA/PA) may include one or more amplifier stages that may have one or more driver stages and one or more amplifier output stages. Each of the amplifier stages includes one or more transistors configured in various ways to amplify the communication signals. Various options exist for fabricating the transistors that are configured to amplify the communication signals transmitted and received by the wireless transceiver 120.
The wireless transceiver 120 and the RF front end module 170 may be implemented using semiconductor on insulator (SOI) technology for fabricating transistors of the wireless transceiver 120 and the RF front end module 170, which reduces high order harmonics in the RF front end module 170. SOI technology replaces conventional semiconductor substrates with a layered semiconductor-insulator-semiconductor substrate for reducing parasitic device capacitance and improving performance. SOI-based devices differ from conventional, silicon-built devices because a silicon junction is above an electrical isolator, typically a buried oxide (BOX) layer. A reduced thickness BOX layer, however, may not sufficiently reduce artificial harmonics caused by the proximity of an active device on an SOI layer and an SOI substrate supporting the BOX layer. A layer transfer process to further separate the active device from an SOI substrate is shown in
As shown in
Referring again to
The integrated RF circuit structure 300 also includes middle-of-line (MOL)/back-end-of-line (BEOL) interconnects coupled to the source/drain regions of the active device 310. As described, the MOL/BEOL layers are referred to as front-side layers. By contrast, the layers supporting the isolation layer 320 may be referred to as backside layers. According to this nomenclature, a front-side interconnect 350 is coupled to the source/drain regions of the active device 310 through front-side contacts 312 in a front-side dielectric layer 304. In addition, a handle substrate 302 is coupled to the front-side dielectric layer 304. In this configuration, a backside dielectric layer 340 is adjacent to and possibly supports the isolation layer 320. In addition, a backside metallization 330 is coupled to the front-side interconnect 350.
As shown in
Disadvantages of the TDN transistor 400 include field effects from the handle wafer 460, which is due to the handle wafer 460 being too far away and shielded by the gate 402. Additionally, conventional diffusion and polysilicon resistors are prone to severe bias interference from adjacent conductive layers and also exhibit non-negligible voltage dependence from voltages applied across the terminals. Therefore, there is a desire for small-sized, large-valued resistors that overcome these deficiencies.
Aspects of the present disclosure address these issues by providing a resistor having a semiconductor layer with a source region, a drain region, and a channel region between the source region and the drain region. The channel region may have a same polarity as the source region and the drain region. The resistor may further include a first inter-metal dielectric (IMD) layer on the channel region, and a front-side gate shield on the first IMD layer. The front-side gate shield may overlap the channel region. For example, the front-side gate shield may at least partially overlap the source region and the drain region.
According to aspects of the present disclosure, thick oxide depletion mode N-channel metal-oxide-semiconductor (NMOS) (TDN) transistors may be configured as voltage-controlled resistors. For example, the TDN transistors may have source and drain regions that are doped the same. According to aspects of the present disclosure, the TDN transistors may be implemented as N-type MOS resistors.
The channel 502 is between the source 504 and the drain 506. The semiconductor layer 580 may support a first inter-metal dielectric (IMD) layer 540. An M1 interconnect layer 582 (e.g., a first back-end-of-line (BEOL) interconnect (M1)) may be supported by the first IMD layer 540. For example, the M1 interconnect layer 582 may include M1 contacts 512 and the front-side gate shield 510.
Vias 530 may couple the source 504 and the drain 506 to the M1 contacts 512 (e.g., a first terminal and a second terminal). In one example, a silicide 532 couples the vias 530 to the source 504 and the drain 506. A buried oxide (BOX) layer 520 may support the semiconductor layer 580. A handle wafer 560 may be coupled to the M1 interconnect layer 582 through additional back-end-of-line (BEOL) layers 550.
According to an aspect of the present disclosure, the front-side gate shield 510 may laterally extend to substantially cover the channel 502. In this way, the front-side gate shield 510 may shield the MOS resistor 500-1 from bias interference coming from the BEOL layers 550 and above.
According to aspects of the present disclosure, a channel doping may be adjusted to achieve a nearly zero threshold voltage to make the MOS resistor 500-1 a depletion type or enhancement type transistor.
According to an additional aspect of the present disclosure, a third terminal may be coupled to the front-side gate shield 510. For example, the third terminal may tune a resistivity of the MOS resistor 500-1. The third terminal may also be coupled to a fixed voltage.
Advantages of the MOS resistor 500-1 include a small size and a large resistance value due to a low body conductance. The resistor also exhibits high linearity due to a very high threshold voltage. Manufacturing the resistor is simplified because a gate oxide and a polysilicon layer are removed from a TDN transistor fabrication process. The front-side gate shield contrasts with conventional devices that typically avoid placing BEOL interconnects over the channel region.
According to an aspect of the present disclosure of the present disclosure, as illustrated in
According to additional aspects of the present disclosure, the backside gate shield 570 may be partially embedded in the BOX layer 520. For example, the backside gate shield 570 may be formed beneath the active layer by thinning the BOX layer 520 and depositing a post layer-transfer metal (e.g., lower metal 1 (LM1)). According to an aspect of the present disclosure, the backside gate shield 570 may be implemented in an SOI process as a well region with a doping opposite to that of the carrier wafer.
According to an aspect of the present disclosure, the BOX layer 520 may be thinned for substantially increasing control of the backside gate shield 570 by increasing an electrical field strength in an SOI CMOS process. For example, placing the backside gate shield 570 closer to the semiconductor layer 580 than the front-side gate shield 510 may provide more control and better conductance regulation. Additionally, the overlap of the backside gate shield 570 may be significant enough to shield the channel 502 from conductive layers beneath the MOS resistor 500-2. In some configurations, the backside gate primarily provides control whereas the front-side gate primarily provides shielding.
According to an aspect of the present disclosure, the backside gate shield 570 and the front-side gate shield 510 are coupled together to further improve shielding and enhance conductance control. For example, the front-side gate shield 510 may have a dual function of controlling a resistance of the MOS resistor 500-2, while also providing electrical shielding from the BEOL layers 550. This results in increased gate control.
According to an additional aspect of the present disclosure, as illustrated in
According to an aspect of the present disclosure, the front-side gate shield 510 may laterally extend to substantially cover the polysilicon gate 508 and the channel 502. The polysilicon gate 508 may be the same width as the channel 502, or narrower than the channel 502. The gate oxide layer 514 may be substantially the same width as the channel 502. For example, the polysilicon gate 508 may be self-aligned with the channel 502.
Advantages of the polysilicon gate 508 include a better channel length definition, while also allowing for a shorter channel length. Additionally, no special mask is used for the threshold voltage adjustment. There is also improvement in the quality of gate oxide-to-silicon interface, which improves low-frequency flicker noise.
Advantages include higher linearity compared to devices with an M1 level gate shield due to a reduced field strength. Additionally, the M2 layer front-side gate shield 511 provides more complete shielding because it covers all the contacts and M1 terminals of the MOS resistor 500-4.
Aspects of the present disclosure are applicable to bulk semiconductor processing, in addition to SOI processing.
An isolation region 522 may at least partially surround the well 524. For example, the isolation region 522 may be a bulk N-type wafer or an N-type triple well configured for providing well isolation. Alternatively, the isolation region 522 may be a bulk P-type wafer or a P-type triple well. The MOS resistor 500-5 is otherwise substantially similar to the MOS resistor 500-1 of
According to an additional aspect of the present disclosure, the well 524 may support the semiconductor layer 580 without surrounding the semiconductor layer 580, as illustrated by an N-type MOS resistor 500-6 in
According to aspects of the present disclosure, the backside gate shield 570 may include the well 524 (e.g., a diffusion region). For example, the diffusion region may be inside the semiconductor layer 580. The diffusion region may have a polarity inverse to a polarity of the semiconductor layer 580.
An advantage is that fabrication of the well 524 and the isolation region 522 may be produced through a standard bulk CMOS process. For example, front-gate control may be added along with appropriate adjustment of the doping in the active device channel of the MOS resistor 500-6.
An advantage of having a P-type doping is that it is easier to achieve higher intrinsic resistance in the active channel region due to a lower hole mobility. Another advantage is higher linearity.
At block 604, the channel region is doped with a same polarity as the source region and the drain region. For example, as shown in
At block 606, a first inter-metal dielectric (IMD) layer is deposited on the channel region. For example, as shown in
At block 608, a front-side gate shield is fabricated on the first IMD layer, the front-side gate shield overlapping the channel region. For example, as shown in
According to an aspect of the present disclosure, an N-type MOS resistor is described. In one configuration, the MOS resistor includes means for shielding. For example, the shielding means may be the front-side gate shield 510, 511 of
In
Data recorded on the storage medium 804 may specify logic circuit configurations, pattern data for photolithography masks, or mask pattern data for serial write tools such as electron beam lithography. The data may further include logic verification data such as timing diagrams or net circuits associated with logic simulations. Providing data on the storage medium 804 facilitates the design of the circuit 810 or the IC device 812 including the disclosed MOS resistor by decreasing the number of processes for designing semiconductor wafers.
For a firmware and/or software implementation, the methodologies may be implemented with modules (e.g., procedures, functions, and so on) that perform the functions described herein. Machine-readable medium tangibly embodying instructions may be used in implementing the methodologies described herein. For example, software codes may be stored in a memory and executed by a processor unit. Memory may be implemented within the processor unit or external to the processor unit. As used herein, the term “memory” refers to types of long term, short term, volatile, nonvolatile, or other memory and is not to be limited to a particular type of memory or number of memories, or type of media upon which memory is stored.
If implemented in firmware and/or software, the functions may be stored as one or more instructions or code on a computer-readable medium. Examples include computer-readable media encoded with a data structure and computer-readable media encoded with a computer program. Computer-readable media includes physical computer storage media. A storage medium may be an available medium that can be accessed by a computer. By way of example, and not limitation, such computer-readable media can include RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or other medium that can be used to store desired program code in the form of instructions or data structures and that can be accessed by a computer; disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
In addition to storage on non-transitory computer-readable medium, instructions and/or data may be provided as signals on transmission media included in a communication apparatus. For example, a communication apparatus may include a transceiver having signals indicative of instructions and data. The instructions and data are configured to cause one or more processors to implement the functions outlined in the claims.
Although the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the technology of the disclosure as defined by the appended claims. For example, relational terms, such as “above” and “below” are used with respect to a substrate or electronic device. Of course, if the substrate or electronic device is inverted, above becomes below, and vice versa. Additionally, if oriented sideways, above and below may refer to sides of a substrate or electronic device. Moreover, the scope of the present application is not intended to be limited to the particular configurations of the process, machine, manufacture, and composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed that perform substantially the same function or achieve substantially the same result as the corresponding configurations described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Those of skill would further appreciate that the various illustrative logical blocks, modules, circuits, and algorithm steps described in connection with the disclosure herein may be implemented as electronic hardware, computer software, or combinations of both. To clearly illustrate this interchangeability of hardware and software, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or software depends upon the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.
The various illustrative logical blocks, modules, and circuits described in connection with the disclosure herein may be implemented or performed with a general-purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A general-purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices (e.g., a combination of a DSP and a microprocessor, multiple microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration).
The steps of a method or algorithm described in connection with the disclosure may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module may reside in RAM, flash memory, ROM, EPROM, EEPROM, registers, hard disk, a removable disk, a CD-ROM, or any other form of storage medium known in the art. An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in a user terminal. In the alternative, the processor and the storage medium may reside as discrete components in a user terminal.
In one or more exemplary designs, the functions described may be implemented in hardware, software, firmware, or any combination thereof. If implemented in software, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium. Computer-readable media includes both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another. A storage media may be any available media that can be accessed by a general purpose or special purpose computer. By way of example, and not limitation, such computer-readable media can include RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store specified program code means in the form of instructions or data structures and that can be accessed by a general-purpose or special-purpose computer, or a general-purpose or special-purpose processor. In addition, any connection is properly termed a computer-readable medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
The previous description of the disclosure is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations without departing from the spirit or scope of the disclosure. Thus, the disclosure is not intended to be limited to the examples and designs described herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Goktepeli, Sinan, Kolev, Plamen Vassilev, Clarke, Peter Graeme
Patent | Priority | Assignee | Title |
11296024, | May 15 2020 | Qualcomm Incorporated | Nested interconnect structure in concentric arrangement for improved package architecture |
Patent | Priority | Assignee | Title |
5134088, | Apr 27 1990 | HEWLETT-PACKARD DEVELOPMENT COMPANY, L P | Precision resistor in self-aligned silicided MOS process |
6300668, | Feb 01 1996 | Micron Technology, Inc. | High resistance integrated circuit resistor |
6703682, | Dec 22 1999 | Texas Advanced Optoelectronic Solutions, Inc. | High sheet MOS resistor method and apparatus |
7169661, | Apr 12 2004 | Semiconductor Components Industries, LLC | Process of fabricating high resistance CMOS resistor |
8106479, | Oct 01 2008 | Qualcomm Incorporated | Patterned capacitor ground shield for inductor in an integrated circuit |
9543374, | Nov 03 2010 | Texas Instruments Incorporated | Low temperature coefficient resistor in CMOS flow |
9640531, | Jan 28 2014 | MONOLITHIC 3D INC.; Monolithic 3D Inc | Semiconductor device, structure and methods |
9673173, | Jul 24 2015 | Altera Corporation | Integrated circuit package with embedded passive structures |
20040017701, | |||
20060255434, | |||
20170029536, | |||
20170213821, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 08 2018 | Qualcomm Incorporated | (assignment on the face of the patent) | / | |||
Feb 06 2018 | KOLEV, PLAMEN VASSILEV | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044904 | /0028 | |
Feb 06 2018 | GOKTEPELI, SINAN | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044904 | /0028 | |
Feb 06 2018 | CLARKE, PETER GRAEME | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044904 | /0028 |
Date | Maintenance Fee Events |
Jan 08 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Feb 06 2023 | REM: Maintenance Fee Reminder Mailed. |
Jul 24 2023 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jun 18 2022 | 4 years fee payment window open |
Dec 18 2022 | 6 months grace period start (w surcharge) |
Jun 18 2023 | patent expiry (for year 4) |
Jun 18 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 18 2026 | 8 years fee payment window open |
Dec 18 2026 | 6 months grace period start (w surcharge) |
Jun 18 2027 | patent expiry (for year 8) |
Jun 18 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 18 2030 | 12 years fee payment window open |
Dec 18 2030 | 6 months grace period start (w surcharge) |
Jun 18 2031 | patent expiry (for year 12) |
Jun 18 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |