An integrated circuit package with embedded passive structures may include first and second integrated circuit dies that are surrounded by capacitor structures. A molding compound is deposited to encapsulate the integrated circuit dies and the capacitor structures. The molding compound is then attached to a redistribution wafer, in which the integrated circuit dies and the capacitor structures are electrically connected to metal routing layers of the redistribution wafer. A conductive layer is subsequently formed over the first integrated circuit die in the molding compound. The conductive layer is made up of additional metal routing layers and inductor structures. The integrated circuit package may further include a group of conductive vias that is formed in the molding compound. Each conductive via has a first end contacting the metal routing layers of the distribution wafer, and a second end contacting the conductive layer.
|
9. An integrated circuit package produced by a process comprising the steps of:
forming a non-conductive layer that encapsulates first and second integrated circuit dies;
forming a plurality of conductive vias through the non-conductive layer; and
forming a conductive layer over the non-conductive layer, wherein the conductive layer comprises a plurality of passive structures, each of which is connected to an end of each of the plurality of conductive vias.
1. A method of manufacturing an integrated circuit package, comprising:
encapsulating first and second integrated circuit dies with a molding compound;
forming a passive component over the molding compound;
encapsulating the passive component in additional molding compound, wherein the additional molding compound directly contacts the molding compound; and
mounting the encapsulated first and second integrated circuit dies on a redistribution wafer, wherein the first integrated circuit die is interposed between the passive component and the redistribution wafer.
15. An integrated circuit package, comprising:
a first integrated circuit die;
a second integrated circuit die;
a conductive structure formed over the first integrated circuit die;
a molding compound layer that encapsulates the conductive structure, the first integrated circuit die, and the second integrated circuit die;
routing layers attached to a bottom surface of the molding compound layer; and
a plurality of vias formed in the molding compound layer, wherein each of the plurality of vias comprises a first end contacting the routing layers and a second end contacting the conductive structure.
2. The method defined in
forming a plurality of capacitor structures surrounding the first and second integrated circuit dies.
3. The method defined in
attaching the encapsulated first and second integrated circuit dies to metal routing layers, wherein the metal routing layers are part of the redistribution wafer, and wherein the metal routing layers are electrically coupled to the first and second integrated circuit dies and the plurality of capacitor structures.
4. The method defined in
forming a plurality of vias in the molding compound, wherein each of the plurality of vias comprises a first end contacting the metal routing layers and a second end contacting the passive component.
5. The method defined in
forming conductive loops above the first integrated circuit die.
6. The method defined in
forming a plurality of contact pads on top surfaces of the metal routing layers, wherein a first portion of the plurality of contact pads is electrically connected to the first integrated circuit die, and a second portion of the plurality of contact pads is electrically connected to the second integrated circuit die.
7. The method defined in
forming a plurality of interconnects on bottom surfaces of the metal routing layers.
8. The method defined in
wherein the molding compound and the additional molding compound are formed from the same material.
10. The integrated circuit package defined in
11. The integrated circuit package defined in
attaching the non-conductive layer to routing layers of a redistribution wafer.
12. The integrated circuit package defined in
13. The integrated circuit package defined in
forming an array of solder balls on a bottom surface of the routing layer.
14. The integrated circuit package defined in
16. The integrated circuit package defined in
17. The integrated circuit package defined in
18. The integrated circuit package defined in
19. The integrated circuit package defined in
20. The integrated circuit package defined in
a plurality of capacitor structures surrounding the first and second integrated circuit dies, wherein the plurality of capacitor structures is electrically coupled to the redistribution layer structures.
|
As the semiconductor industry continues to grow, the need to develop increasingly complex integrated circuits with smaller feature sizes and dimensions has been highly sought after. Driven by the demand for high performance, chip scale packaging technologies have been applied to the packaging of individual integrated circuit dies at wafer-level in order to meet requirements for high integration, weight lightening, thickness reduction, shortening the length and miniaturization of the integrated circuit package.
As one example of the chip scale packaging technologies, there is a wafer level fan-out package (WLFOP) in which an individual integrated circuit die is embedded in a molding compound with space allocated between each integrated circuit die for additional input/output (I/O) connection points. The integrated circuit dies and the molding compound are then mounted on a wafer substrate containing conductive lines (also referred to herein as a “redistribution wafer”). In the WLFOP technology, passive components such as inductors are typically formed on, embedded, or otherwise integrated into the wafer substrate.
However, a reduction of the overall package size (e.g., form factor) of a WLFOP becomes difficult due to the arrangements of the passive components in the proximity of the conductive lines in the wafer area. Such a configuration may result in an increased likelihood of cross-talk and signal interference, which may degrade package reliability and performance, as well as making such packages more difficult to assemble in a high volume product.
In accordance with the present invention, apparatuses and methods are provided for creating an integrated circuit package with embedded passive structures.
It is appreciated that the present invention can be implemented in numerous ways, such as a process, an apparatus, a system, or a device. Several inventive embodiments of the present invention are described below.
A method for packaging integrated circuit dies is provided. The method includes encapsulating two adjacent integrated circuit dies with a molding compound and forming a passive component over the molding compound. The two integrated circuit dies are then mounted on a redistribution wafer, with the first integrated circuit die interposed between the passive component and the redistribution wafer. Prior to encapsulating the integrated circuit dies, a group of capacitor structures is formed surrounding the two integrated circuit dies. Metal routing layers may be formed on the two integrated circuit dies. The method further includes attaching the encapsulated first and second circuit dies to metal routing layers of the redistribution wafer, where the metal routing layers are electrically connected to the two integrated circuit dies and the capacitor structures. Accordingly, a group of vias is formed in the molding compound to connect the passive component to the metal routing layers.
An integrated circuit package produced by a process is disclosed. The process of producing the integrated circuit package may include the steps of forming a non-conductive layer that encapsulates first and second integrated circuit dies. The process of producing the integrated circuit package may also include the step of forming a group of conductive vias through the non-conductive layer. A conductive layer may be formed over the non-conductive layer, where the conductive layer comprises a group of passive structures, each of which is connected to an end of each of the conductive vias. The non-conductive layer is then attached to routing layers of a redistribution wafer. The routing layers include metal layers, each of which is connected to another end of the conductive vias.
An integrated circuit package is provided. The integrated circuit package includes first and second integrated circuit dies that are encapsulated by a molding compound. A redistribution wafer having routing layers is attached to a bottom surface of the molding compound, where the first and second integrated circuit dies are electrically connected to the metal routing layers of the redistribution wafer. The integrated circuit package further includes a conductive structure formed over the first integrated circuit die in the molding compound. Prior to the formation of the conductive structures, multiple vias are formed in the molding compound. Each of the vias has a first end contacting the routing layers of the redistribution wafer and a second end contacting the conductive structure.
Further features of the invention, its nature and various advantages, will be more apparent from the accompanying drawings and the following detailed description of the preferred embodiments.
The embodiments provided herein include integrated circuit structures and packaging techniques for creating an integrated circuit package with embedded passive structures.
It will be obvious, however, to one skilled in the art that the present exemplary embodiments may be practiced without some or all of these specific details described with reference to the respective embodiments. In other instances, well-known operations have not been described in detail in order not to obscure unnecessarily the present embodiments.
As shown in
In one embodiment, a conductive layer (e.g., conductive layer 127) is formed over molding compound 110 and above integrated circuit dies 102 and 103. For example, as shown in
Subsequently, integrated circuit package 100 may be mounted on a wafer substrate (e.g., redistribution wafer 135 of
Integrated circuit dies 102, 103, and 201 may be packaged with a group of passive components (e.g., capacitor structures 112) in a side-by-side structure. For example, as shown in
In one embodiment, a conductive layer (e.g., conductive layer 127 of
Accordingly, each of inductor structures 126 may be connected to a corresponding trace of metal traces 125. As shown in
At step 324, an individual integrated circuit die 302 and an individual integrated circuit die 303 are assembled on a bonding stage (e.g., bonding stage 315) using die assembly tools 323. In this step, integrated circuit dies 302 and 303 may be assembled in a flip-chip configuration, where the front surfaces (e.g., active surface) of integrated circuit dies 302 and 303 are mounted on bonding stage 315. As an example, an adhesive tape (not shown) may be placed on the bonding stage 315. Integrated circuit dies 302 and 303 are then attached onto the not-shown adhesive tape in a suitable position (e.g., adjacent to each other).
At step 326, a group of capacitor structures (e.g., capacitor structures 312) is formed surrounding integrated circuit dies 302 and 303. Tools such as capacitor formation tools 325 may be used to form capacitor structures 312 on bonding stage 315. In the depicted example, capacitor structures 312 may be positioned on the not-shown adhesive tape on bonding stage 315 prior to the application of a non-conductive material, which will be described below.
At step 328, once capacitor structures 312 are positioned to bonding stage 315, the non-conductive material (e.g., molding compound 310) may be deposited by dispensing tools 327 to encapsulate integrated circuit die 302, integrated circuit die 303, and capacitor structures 312 at step 328. For example, molding compound 310 is formed to encapsulate integrated circuit die 302, integrated circuit die 303, and capacitor structures 312. Such an arrangement may protect capacitor structures 312, integrated circuit dies 302 and 303 and their electrical connections (not shown) from breakage and hazardous environmental contaminants. For example, molding compound 310 may be any suitable material, and in one embodiment may be composed of a mixture of epoxy resin and ceramic filler material.
At step 424, conductive pads (e.g., conductive pads 434A and 434B) are formed on redistribution wafer 435 using conductive pad formation tools 423. In this step, a set of conductive pads (e.g., conductive pads 434A) are formed on a top surface of redistribution wafer 435. Accordingly, another set of conductive pads (e.g., conductive pads 134B) are formed on a bottom surface of redistribution wafer 435. It should be noted that redistribution wafer 435 may still be in a whole wafer form (undiced) prior to the formations of the metal routing layers and conductive pads. Alternatively, redistribution wafer 435 may be diced (e.g., using wafer dicing tools) before the formations of the metal routing layers and conductive pads.
At step 502, integrated circuit dies 302 and 303, and capacitor structures 312, all of which are encapsulated by molding compound 310, are attached to redistribution wafer 435 using package mounting tools 501. With reference to step 502 of
At step 504, a group of conductive vias (e.g., conductive vias 524) is formed in molding compound 310 to form signal transmission structures. As an example, conductive vias 524 may be formed using via formation tools 503. For example, via formation tools 503 may perform drilling or lasering to form holes through molding compound 310. The holes are then plated or filled with an electrically conductive metal (e.g., copper) to form conductive vias 524.
At step 506, a conductive layer (e.g., conductive layer 527) is formed over molding compound 310. In an exemplary embodiment, conductive layer 527 may be similar to conductive layer 127 of
At step 508, additional molding compound 310 (as highlighted in region 560) is dispensed to cover conductive layer 527 using dispensing tools 327 of
At step 510, external connectors such as solder balls 536, for example, are formed on a bottom surface of redistribution wafer 435 (via conductive pads 434B) using solder bumping tools 509. Such a configuration may provide external electrical connections for integrated circuit dies 302 and 303 by way of solder balls 536 to a printed circuit substrate (e.g., printed circuit substrate 104 of
Subsequently, redistribution wafer 425 may be diced or singulated using wafer dicing tools. It should be appreciated that redistribution wafer 435 may contain individual undiced integrated circuit packages, even though only one integrated circuit package is used as an example to illustrate the steps above. As mentioned above in
At step 601, a first semiconductor wafer (e.g., semiconductor wafer 300 of
At step 603, a first individual integrated circuit die of the first semiconductor wafer and a second individual integrated circuit die of the second semiconductor are mounted on a bonding stage. As shown in
At step 604, capacitor structures are formed surrounding the first and second integrated circuit dies. In one embodiment, as shown in
At step 605, the first and second integrated circuit dies, and the capacitor structures are encapsulated with a molding compound. For example, as shown in
At step 702, conductive pads are formed on the redistribution wafer, with each conductive pad connected to a corresponding metal trace of the metal routing layers. For example, as shown in
With reference to steps 601-605 shown in
At step 802, conductive vias (e.g., conductive vias 124 of
At step 803, a conductive layer (e.g., conductive layer 127 of
Subsequently, an additional molding compound (as highlighted in region 560 of
At step 805, solder balls (e.g., solder balls 136 of
The method and apparatus described herein may be incorporated into any suitable circuit. For example, the method and apparatus may be incorporated into numerous types of devices such as microprocessors or other integrated circuits. Exemplary integrated circuits include programmable array logic (PAL), programmable logic arrays (PLAs), field programmable logic arrays (FPLAs), electrically programmable logic devices (EPLDs), electrically erasable programmable logic devices (EEPLDs), logic cell arrays (LCAs), field programmable gate arrays (FPGAs), application specific standard products (ASSPs), application specific integrated circuits (ASICs), and microprocessors, just to name a few.
Although the method operations were described in a specific order, it should be understood that other operations may be performed in between described operations, described operations may be adjusted so that they occur at slightly different times or described operations may be distributed in a system which allows the occurrence of the processing operations at various intervals associated with the processing, as long as the processing of the overlay operations are performed in a desired way.
The foregoing is merely illustrative of the principles of this invention and various modifications can be made by those skilled in the art without departing from the scope and spirit of the invention.
Patent | Priority | Assignee | Title |
10283443, | Nov 10 2009 | Taiwan Semiconductor Manufacturing Co., Ltd. | Chip package having integrated capacitor |
10326028, | Jan 08 2018 | Qualcomm Incorporated | Complementary metal-oxide-semiconductor (CMOS) voltage-controlled resistor |
10433425, | Aug 01 2018 | Qualcomm Incorporated | Three-dimensional high quality passive structure with conductive pillar technology |
11335651, | Dec 22 2015 | Intel Corporation | Microelectronic devices designed with compound semiconductor devices and integrated on an inter die fabric |
Patent | Priority | Assignee | Title |
6586676, | May 15 2000 | Texas Instruments Incorporated | Plastic chip-scale package having integrated passive components |
6946601, | May 28 2004 | VIA Technologies Inc. | Electronic package with passive components |
7932590, | Jul 13 2006 | Atmel Corporation | Stacked-die electronics package with planar and three-dimensional inductor elements |
8106479, | Oct 01 2008 | Qualcomm Incorporated | Patterned capacitor ground shield for inductor in an integrated circuit |
8324023, | Jul 13 2006 | Atmel Corporation | Stacked-die electronics package with planar and three-dimensional inductor elements |
20020186552, | |||
20040160752, | |||
20040188827, | |||
20090145636, | |||
20090170242, | |||
20090322364, | |||
20100027225, | |||
20100140779, | |||
20110076800, | |||
20120175731, | |||
20130334680, | |||
20140110840, | |||
20140185264, | |||
20140264733, | |||
20150235952, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 16 2015 | XIE, YUANLIN | Altera Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036173 | /0639 | |
Jul 22 2015 | LI, ZHE | Altera Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036173 | /0639 | |
Jul 24 2015 | Altera Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 02 2020 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 20 2024 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 06 2020 | 4 years fee payment window open |
Dec 06 2020 | 6 months grace period start (w surcharge) |
Jun 06 2021 | patent expiry (for year 4) |
Jun 06 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 06 2024 | 8 years fee payment window open |
Dec 06 2024 | 6 months grace period start (w surcharge) |
Jun 06 2025 | patent expiry (for year 8) |
Jun 06 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 06 2028 | 12 years fee payment window open |
Dec 06 2028 | 6 months grace period start (w surcharge) |
Jun 06 2029 | patent expiry (for year 12) |
Jun 06 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |