A memory system made up of electrically programmable read only memory (EPROM) or flash electrically erasable and programmable read only memory (eeprom) cells. An intelligent programming technique allows each memory cell to store more than the usual one bit of information. An intelligent erase algorithm prolongs the useful life of the memory cells. Use of these various features provides a memory having a very high storage density and a long life, making it particularly useful as a solid state memory in place of magnetic disk storage devices in computer systems.

Patent
   5043940
Priority
Jun 08 1988
Filed
Jul 17 1989
Issued
Aug 27 1991
Expiry
Aug 27 2008
Assg.orig
Entity
Large
583
11
all paid
9. An eeprom device, comprising:
source and drain regions formed in a semiconductor substrate surface and separated across said surface by a channel region,
a control gate extending across the channel region between the source and drain regions and separated from the substrate surface by a gate dielectric layer across a first portion of the channel, thereby formed a first transistor structure having a fixed threshold voltage level,
a floating gate positioned between the control gate and the substrate surface across a second portion of the channel adjacent said first channel portion, said floating gate being separated from the substrate surface in the second channel portion by a gate dielectric layer and from said control gate by another dielectric layer, thereby forming a second transistor structure in series with said first transistor structure and having a variable threshold level determined by a net effect of a given threshold level corresponding to a neutral charge on the floating gate and an amount of electron charge stored on the floating gate,
an erase gate positioned adjacent the floating gate with a tunnel dielectric layer therebetween,
means electrically connected with at least the source, drain, control gate and erase gate for storing any one of more than two different predetermined levels of electron charge on the floating gate, at least a majority of which are net positive charge levels on the floating gate,
means electrically connected with at least said source, drain and control gate for reading a level of current between said source and drain that is proportional to the level of charge stored on the floating gate, and
said second transistor having its said given threshold level set at at least three volts and that is said at least a majority of floating gate charge levels are separated such that corresponding levels of current between the source and drain are separately detectable by said reading means.
1. A split-channel eeprom device formed on a semiconductor substrate surface and having more than two distinct memory states, comprising:
source and drain regions formed in said substrate surface and separated by a channel region divided into first and second adjacent portions,
a control gate positioned adjacent said source region and extending across the first portion of said channel region with a first gate dielectric layer therebetween in a manner to control conduction through the first channel portion in accordance with a level of voltage applied to the control gate, thereby forming a first transistor having a fixed threshold voltage,
a floating gate positioned adjacent said drain region and extending across the second portion of said channel region with a second gate dielectric layer therebetween in a manner to control conduction through the second channel portion in accordance with a level of electron charge stored thereon, said control gate also extending over at least a portion of the floating gate and being insulated therefrom, thereby forming a second transistor having a threshold voltage level that is a given level in the absence of net charge on said floating gate but which is variable in accordance with an amount of net charge carried by said floating gate,
an erase gate positioned adjacent the floating gate with a tunnel dielectric layer therebetween, and
means operably connected with at least said source, said drain, said control gate and said erase gate for programming and reading any one of more than two programmable threshold states of said second transistor that results from any respective one of more than two levels of net charge being placed onto the floating gate, said second transistor given threshold level being at least three volts, and wherein a majority of said more than two programmable threshold states result from a net positive charge on the floating gate, whereby long-term charge retention is improved for storing more than two memory states.
2. A split-channel eeprom device formed on a semiconductor substrate surface and having more than two distinct memory states, comprising:
source and drain regions formed in said substrate surface and separated by a channel region divided into first and second adjacent portions,
a control gate positioned adjacent said source region and extending across the first portion of said channel region with a first gate dielectric layer therebetween in a manner to control conduction through the first channel portion in accordance with a level of voltage applied to the control gate, thereby forming a first transistor having a fixed threshold voltage,
a floating gate positioned adjacent said drain region and extending across the second portion of said channel region with a second gate dielectric layer therebetween in a manner to control conduction through the second channel portion in accordance with a level of electron charge stored thereon, said control gate also extending over at least a portion of the floating gate and being insulated therefrom, thereby forming a second transistor having a threshold voltage level that is a given level in the absence of net charge on said floating gate but which is variable in accordance with an amount of net charge carried by said floating gate, said second transistor given threshold level being at least three volts and greater than the fixed threshold of said first transistor,
an erase gate positioned adjacent the floating gate with a tunnel dielectric layer therebetween, and
means operably connected with at least said source, said drain, said control gate and said erase gate for programming and reading any one of more than two programmable threshold states of said second transistor that results from any respective one of more than two levels of net charge being placed onto the floating gate, a majority of said more than two programmable threshold states resulting from a net positive charge on the floating gate, whereby long-term charge retention is improved for storing more than two memory states.
3. The device according to any one of claim 1 or 2 wherein said second transistor given threshold level is established sufficiently high in order that all of said programmable threshold states result from a net positive charge on the floating gate.
4. The device according to any one of claims 1 or 2 wherein said second transistor given threshold level is established by a dopant implant in said second channel region.
5. The device according to any one of claims 1 or 2 wherein the fixed threshold level of the first transistor is approximately one volt.
6. The device according to any one of claims 1 or 2 wherein said more than two programmable threshold states of the second transistor is exactly three.
7. The device according to any one of claims 1 or 2 wherein said more than two programmable threshold states of the second transistor is exactly four.
8. The device according to any one of claims 1 or 2 wherein said programming and reading means comprises:
means electrically connected with at least said source, drain and erase gate for causing electron charge to be removed from the floating gate and onto the erase gate until the floating gate becomes positively charged to at least a given amount,
means electrically connected with at least said source, drain and control gate for causing electron charge to be added to the floating gate to raise the amount of electronic charge stored thereon from said at least a given positive charge to one of said more than two programmable threshold states, and means electrically connected with at least said source, drain and control gate for reading the level of charge stored on the floating gate and determining in which of said more than two programmable threshold states it lies, thereby to read one of said more than two programmable threshold states.
10. The device according to claim 9 wherein the number of predetermined levels of electronic charge on the floating gate is exactly three, whereby at least two of these levels are net positive charge levels on the floating gate.
11. The device according to either of claims 9 or 10 wherein the given threshold level of said second transistor is higher than a fixed threshold level of said first transistor.

This is a division of copending application Ser. No. 07/204,175, filed June 8, 1988.

This invention relates generally to semiconductor electrically programmable read only memories (EPROM) and electrically erasable programmable read only memories (EEPROM), and specifically to techniques for using them.

An electrically programmable read only memory (EPROM) utilizes a floating (unconnected) conductive gate, in a field effect transistor structure, positioned over but insulated from a channel region in a semiconductor substrate, between source and drain regions. A control gate is then provided over the floating gate, but also insulated therefrom. The threshold voltage characteristic of the transistor is controlled by the amount of charge that is retained on the floating gate. That is, the minimum amount of voltage (threshold) that must be applied to the control gate before the transistor is turned "on" to permit conduction between its source and drain regions is controlled by the level of charge on the floating gate. A transistor is programmed to one of two states by accelerating electrons from the substrate channel region, through a thin gate dielectric and onto the floating gate.

The memory cell transistor's state is read by placing an operating voltage across its source and drain and on its control gate, and then detecting the level of current flowing between the source and drain as to whether the device is programmed to be "on" or "off" at the control gate voltage selected. A specific, single cell in a two-dimensional array of EPROM cells is addressed for reading by application of a source-drain voltage to source and drain lines in a column containing the cell being addressed, and application of a control gate voltage to the control gates in a row containing the cell being addressed.

One example of such a memory cell is a triple polysilicon, split channel electrically erasable and programmable read only memory EEPROM. It is termed a "split channel" device since the floating and control gates extend over adjacent portions of the channel. This results in a transistor structure that operates as two transistors in series, one having a varying threshold in response to the charge level on the floating gate, and another that is unaffected by the floating gate charge but rather which operates in response to the voltage on the control gate as in any normal field effect transistor.

Such a memory cell is termed a "triple polysilicon" cell because it contains three conductive layers of polysilicon materials. In addition to the floating and control gates, an erase gate is included. The erase gate passes through each memory cell transistor closely adjacent to a surface of the floating gate but insulated therefrom by a thin tunnel dielectric. Charge is then removed from the floating gate of a cell to the erase gate, when appropriate voltages are applied to all the transistor elements. An array of EEPROM cells are generally referred to as a Flash EEPROM array if an entire array of cells, or a significant group of cells, is erased simultaneously (i.e., in a flash).

EEPROM's have been found to have a limited effective life. The number of cycles of programming and erasing that such a device can endure before becoming degraded is finite. After a number of such cycles in excess of 10,000, depending upon its specific structure, its programmability can be reduced. Often, by the time the device has been put through such a cycle for over 100,000 times, it can no longer be programmed or erased properly. This is believed to be the result of electrons being trapped in the dielectric each time charge is transferred to or away from the floating gate by programming or erasing, respectively.

It is a primary object of the present invention to provide an EEPROM array with increased storage capacity and life.

Further, it is an object of the present invention to provide techniques for increasing the number of program/erase cycles that an EEPROM can endure.

Another object of the present invention is to provide techniques for increasing the amount of information that can be stored in a given size EPROM or EEPROM array.

It is yet another object of the present invention to provide EEPROM semiconductor chips that are useful for solid state memory to replace magnetic disk storage devices.

These and additional objects are accomplished by the various aspects of the present invention, wherein, briefly and generally, each EPROM or EEPROM memory cell is caused to store more than one bit of data by partitioning its programmed charge into three or more ranges. Each cell is then programmed into one of these ranges. If four ranges are used, two bits of data can be stored in a single cell. If eight ranges are designated, three bits can be stored, and so on.

An intelligent programming and sensing technique is provided which permits the practical implementation of such multiple state storage. Further, an intelligent erase algorithm is provided which results in a significant reduction in the electrical stress experienced by the erase tunnel dielectric and results in much higher endurance to program/erase cycling and a resulting increased life of the memory.

Additional objects, features and advantages of the present invention will be understood from the following description of its preferred embodiments, which description should be taken in conjunction with the accompanying drawings.

FIG. 1 is a cross section of an example split channel EPROM or EEPROM.

FIG. 1a is a cross-sectional view of a Flash EEPROM cell. FIG. 2a is a schematic representation of the composite transistor forming a split channel EPROM device.

FIG. 2b shows the programming and erase characteristics of a split channel Flash EEPROM device.

FIG. 2c shows the four conduction states of a split channel Flash EEPROM device in accordance with this invention.

FIG. 2d shows the program/erase cycling endurance characteristics of prior art Flash EEPROM devices.

FIG. 2e and 2f show a circuit schematic and programming/read voltage pulses required to implement multistate storage.

FIG. 3 outlines the key steps in the new algorithm used to erase with a minimum stress.

FIG. 4 shows the program/erase cycling endurance characteristics of the split channel Flash EEPROM device using intelligent algorithms for multistate programming and for reduced stress during erasing.

Referring initially to FIG. 1, the structure of a split-channel EPROM or EEPROM cell is described that is suitable for use in the improved memory array and operation of the present invention. A semiconductor substrate 11 includes source region 13 and drain region 15, usually formed by ion implantation. Between the source and drain is a channel region 17. Over a portion of the channel region designated as L1 is a floating gate 19, separated from the substrate by a thin layer of gate oxide 21. Over a portion of the channel region designated as L2 is formed a control gate 23, separated from the substrate 11 by a thin gate oxide layer 25. The control gate 23 is also electrically isolated from the floating gate 19 by an oxide layer 27.

It is the amount of electrical charge on the floating gate 19 that is programmed in accordance with the state desired to be stored in the cell. If the charge level is above some set threshold, the cell is considered to be in one state. If below that threshold, it is designated to be in its other state. The desired charge level is programmed by applying an appropriate combination of voltages to the source, drain, substrate and control gate, for a designated period of time, in order to cause electrons to move from the substrate 11 to the floating gate 19.

The floating gate is confined to its one memory cell and is electrically isolated from all other parts of the structure. The control gate 23, on the other hand, extends across a large number of cells sharing a common word line. As described hereinafter, the split-channel has the effect of providing two field-effect-transistors in series, one with the floating gate 19 and the control gate 23 controlling conduction of its channel and the other with the control gate 23 along controlling conduction of its channel.

The generic split-channel EPROM or EEPROM structure of FIG. 1 becomes a Flash EEPROM device when an erase gate 31 (FIG. 1a) is added. The erase gate is a separate electrode positioned near a portion of the floating gate 27 and separated from it by a tunnel dielectric 33. When the proper voltages are applied to the source, drain, substrate, control gate and erase gate, the amount of charge on the floating gate is reduced. A single erase gate extends to a large number of memory cells, if not the entire array, so that they may be erased all at once. In some prior art Flash EEPROM cells the source or drain diffusions underneath the floating gate are used also as the erase electrode, while in other cells the erase electrode is implemented either in the same conductive layer as the control gate or in a separate conductive layer.

The split channel Flash EEPROM device can be viewed as a composite transistor consisting of two transistors T1 and T2 in series--FIG. 2a. Transistor length L1 and having a variable threshold voltage VT1. Transistor T2 has a fixed (enhancement) threshold voltage VT2 and an effective channel length L2. The EPROM programming characteristics of the composite transistor are shown in curve (a) of FIG. 2b. The programmed threshold voltage Vtx is plotted as a function of the time t during which the programming conditions are applied. These programming conditions typically are VCG =12V, VD =9V, VS =VBB =0V, where VBB is the substrate voltage. No programming can occur if either one of VCG or VD is at 0V. A virgin (unprogrammed, unerased) device has VT1 =+1.5V and VT2 =+1.0V. After programming for approximately 100 microseconds, the device reaches a threshold voltage Vtx ≧+6.0 volts. This represents the off ("0") state because the composite device does not conduct at VCG =+5.0V. Prior art devices employ a so called "intelligent programming" algorithm whereby programming pulses are applied, each of typically 100 microseconds to 1 millisecond duration, followed by a sensing (read) operation. Pulses are applied until the device is sensed to be fully in the off state, and then one to three more programming pulses are applied to ensure solid programmability.

Prior art split channel Flash EEPROM devices erase with a single pulse of sufficient voltage VERASE and sufficient duration to ensure that VT1 is erased to a voltage below VT2 (curve (b) in FIG. 2b). Although the floating gate transistor may continue to erase into depletion mode operation (line (c) in FIG. 2b), the presence of the series T2 transistor obscures this depletion threshold voltage. Therefore the erased on ("1") state is represented by the threshold voltage Vtx =VT2 =+1.0V. The memory storage "window" is given by ΔV=Vtx ("0")-Vtx ("1")=6.0-1.0=5.0V. However, the true memory storage window should be represented by the full swing of Vtx for transistor T1. For example, if T1 is erased into depletion threshold voltage VT1 =-3.0V, then the true window should be given by--ΔV=6.0-(-3.0)=9.0V. None of the prior art EEPROM devices take advantage of the true memory window. In fact they ignore altogether the region of device operation (hatched region D in FIG. 2b) where VT1 is more negative than VT2.

This invention proposes for the first time a scheme to take advantage of the full memory window. This is done by using the wider memory window to store more than two binary states and therefore more than a single bit per cell. For example, it is possible to store 4, rather than 2 states per cell, with these states having the following threshold voltage:

State "3": VT1 =-3.0V, VT2 =+1.0V (highest conduction)=1, 1.

State "2": VT1 =-0.5V, VT2 =+1.0V (intermediate conduction)=1, 0.

State "1": VT1 =+2.0V, VT2 =+1.0V (lower conduction)=0, 1.

State "0": VT1 =+4.5V, VT2 =+1.0V (no conduction)=0, 0.

To sense any one of these four states, the control gate is raised to VCG =+5.0V and the source-drain current IDS is sensed through the composite device. Since VT2 =+1.OV for all four threshold states transistor T2 behaves simply as a series resistor The conduction current IDS of the composite transistor for all 4 states is shown as a function of VCG in FIG. 2c. A current sensing amplifier is capable of easily distinguishing between these four conduction states. The maximum number of states which is realistically feasible is influenced by the noise sensitivity of the sense amplifier as well as by any charge loss which can be expected over time at elevated temperatures. Eight distinct conduction states are necessary for 3 bit storage per cell, and 16 distinct conduction states are required for 4 bit storage per cell.

Multistate memory cells have previously been proposed in conjunction with ROM (Read Only Memory) devices and DRAM (Dynamic Random Access Memory). In ROM, each storage transistor can have one of several fixed conduction states by having different channel ion implant doses to establish more than two permanent threshold voltage states. Prior art multistate DRAM cells have also been proposed where each cell in the array is physically identical to all other cells. However, the charge stored at the capacitor of each cell may be quantized, resulting in several distinct read signal levels. An example of such prior art multistate DRAM storage is described in IEEE Journal of Solid-State Circuits, Feb. 1988, p. 27 in an article by M. Horiguchi et al. entitled "An Experimental Large-Capacity Semiconductor File Memory Using 16-Levels/Cell Storage". A second example of prior art multistate DRAM is provided in IEEE Custom Integrated Circuits Conference, May 1988, p. 4.4.1 in an article entitled "An Experimental 2-Bit/Cell Storage DRAM for Macrocell or Memory-on-Logic Applications" by T. Furuyama et al.

To take full advantage of multistate storage in EPROM it is necessary that the programming algorithm allow programming of the device into any one of several conduction states. First it is required that the device be erased to a voltage VT1 more negative than the "3" state (-3.0V in this example). Then the device is programmed in a short programming pulse typically one to ten microseconds in duration. Programming conditions are selected such that no single pulse can shift the device threshold by more than one half of the threshold voltage difference between two successive states. The device is then sensed by comparing its conduction current IDS with that of a reference current source IREF, i (i=0,1,2,3) corresponding to the desired conduction state (four distinct reference levels must be provided corresponding to the four states). Programming pulses are continued until the sensed current (solid lines in FIG. 2c) drops slightly below the reference current corresponding to the desired one of four states (dashed lines in FIG. 2c). To better illustrate this point, assume that each programming pulse raises Vtx linearly by 200 millivolts, and assume further that the device was first erased to VT1 =-3.2V. Then the number of programming/sensing pulses required is:

For state "3" (VT1 =-3.0V) No. of pulses=(3.2-3.0)/.2=1

For state "2" (VT1 =-0.5V) No. of pulses=(3.2-0.5)/.2=14

For state "1" (VT1 =+2.0V) No. of pulses=(3.2-(-2.0))/.2=26

and for state "0" (VT1 =+4.5V) No. of pulses=(3.2-(-4.5))/.2=39.

In actual fact, shifts in Vtx are not linear in time, as shown in FIG. 2b (curve (a)), therefore requiring more pulses than indicated for states "1" and "0". If 2 microseconds is the programming pulse width and 0.1 microseconds is the time required for sensing, then the maximum time required to program the device into any of the 4 states is approximately (39)2+(39)0.1=81.9 microseconds. This is less than the time required by "intelligent programming algorithms" of prior art devices In fact, with the new programming algorithm/ only carefully metered packets of electrons are injected during programming. A further benefit of this approach is that the sensing during reading is the same sensing as that during programming/sensing, and the same reference current sources are used in both programming and reading operations. That means that each and every memory cell in the array is read relative to the same reference level as used during program/sense. This provides excellent tracking even in very large memory arrays.

Large memory systems typically incorporate error detection and correction schemes which can tolerate a small number of hard failures i.e. bad Flash EEPROM cells. For this reason the programming/sensing cycling algorithm can be automatically halted after a certain maximum number of programming cycles has been applied even if the cell being programmed has not reached the desired threshold voltage state, indicating a faulty memory cell.

There are several ways to implement the multistate storage concept in conjunction n array of Flash EEPROM transistors. An example of one such circuit is shown in FIG. 2e. In this circuit an array of memory cells has decoded word lines and decoded bit lines connected to the control gates and drains respectively of rows and columns of cells. FIG. 2f shows voltages VPWL and VPBL during operation of the circuit of FIG 2e. Each bit line is normally precharged to a voltage of between 1.0 V and 2.0 V during the time between read, program or erase. For a four state storage, four sense amplifiers, each with its own distinct current reference levels IREF,0, IREF,1, IREF,2, and IREF,3 are attached to each decoded output of the bit line. During read, the current through the Flash EEPROM transistor is compared simultaneously (i.e., in parallel) with these four reference levels (this operation can also be performed in four consecutive read cycles using a single sense amplifier with a different reference applied at each cycle, if the attendant additional time required for reading is not a concern). The data output is provided from the four sense amplifiers through four Di buffers (D0, D1, D2 and D3).

During programming, the four data inputs Ii (I0, I1, I2 and I3) are presented to a comparator circuit which also has presented to it the four sense amp outputs for the accessed cell. If Di match Ii, then the cell is in the correct state and no programming is required. If however all four Di do not match all four Ii, then the comparator output activates a programming control circuit. This circuit in turn controls the bit line (VPBL) and word line (VPWL) programming pulse generators. A single short programming pulse is applied to both the selected word line and the selected bit line. This is followed by a second read cycle to determine if a match between Di and Ii has been established. This sequence is repeated through multiple programming/reading pulses and is stopped only when a match is established (or earlier if no match has been established but after a preset maximum number of pulses has been reached).

The result of such multistate programming algorithm is that each cell is programmed into any one of the four conduction states in direct correlation with the reference conduction states IREF, i. In fact, the same sense amplifiers used during programming/reading pulsing are also used during sensing (i.e., during normal reading). This allows excellent tracking between the reference levels (dashed lines in FIG. 2c) and the programmed conduction levels (solid lines in FIG. 2c), across large memory arrays and also for a very wide range of operating temperatures. Furthermore, because only a carefully metered number of electrons is introduced onto the floating gate during programming or removed during erasing, the device experiences the minimum amount of endurance-related stress possible.

In actual fact, although four reference levels and four sense amplifiers are used to program the cell into one of four distinct conduction states, only three sense amplifiers and three reference levels are required to sense the correct one of four stored states. For example, in FIG. 2c, IREF ("2") can differentiate correctly between conduction states "3" and "2", states "2" and "1", and IREF ("0") can differentiate correctly between conduction states "1" and "0". In a practical implementation of the circuit of FIG. 2e, the reference levels IREF, i (i=0,1,2) may be somewhat shifted by a fixed amount during sensing to place them closer to the midpoint between the corresponding lower and higher conduction states of the cell being sensed.

Note that the same principle employed in the circuit of FIG. 2e can be used also with binary storage, or with storage of more than four states per cell. Of course, circuits other than the one shown in FIG. 2e are also possible. For example, voltage level sensing rather than conduction level sensing can be employed.

In the example above, states "3" and "2" are the result of net positive charge (holes) on the floating gate while states "1" and "0" are the result of net negative charge (electrons) on the floating gate. To properly sense the correct conduction state during the lifetime or the device (which may be specified as 10 years at 125 degrees Centigrade) it is necessary for this charge not to leak off the floating gate by more than the equivalent of approximately 200 millivolts shift in VT1. This condition is readily met for stored electrons in this as well as all prior art EPROM and Flash EEPROM devices. From device physics considerations, retention of holes trapped on the floating gate should be significantly superior to the retention of trapped electrons. This is so because trapped holes can only be neutralized by the injection of electrons onto the floating gate. So long as the conditions for such injection do not exist, it is almost impossible for the holes to overcome, the potential barrier of approximately 5.0 electron volts at the silicon-silicon dioxide interface (compared to a 3.1 electron volt potential barrier for trapped electrons).

Therefore, it is possible to improve the retention of this device by assigning more of the conduction states to states which involve trapped holes. For example, in the example above state "1" had VT1 =+2.0V, which involved trapped electrons since VT1 for the virgin device was made to be VT1 =+1.5V. If, however, VT1 of the virgin device is raised to a higher threshold voltage, say to VT1 =+3.0V (e.g. by increasing the p-type doping concentration in the channel region 17 in FIG. 1), then the same state "1" with VT1 =+2.0V will involve trapped holes, and will therefore better retain this value of VT1. Of course, it is also possible to set the reference levels so that most or all states will have values of VT1 which are lower than the VT1 of the virgin device.

The endurance of Flash EEPROM devices is their ability to withstand a given number of program/erase cycles. The physical phenomenon limiting the endurance of prior art Flash EEPROM devices is trapping of electrons in the active dielectric films of the device. During programming, the dielectric used during hot electron channel injection traps part of the injected electrons. During erasing, the tunnel erase dielectric likewise traps some of the tunneled electrons. The trapped electrons oppose the applied electric field in subsequent write/erase cycles thereby causing a reduction in the threshold voltage shift of Vtx. This can be seen in a gradual closure (FIG. 2d) in the voltage "window" between the "0" and "1" states. Beyond approximately 1×104 program/erase cycles, the window closure can become sufficiently severe to cause the sensing circuitry to malfunction. If cycling is continued, the device eventually experiences catastrophic failure due to a ruptured dielectric. This typically occurs at between 1×106 and 1×107 cycles, and is known as the intrinsic breakdown of the device. In memory arrays of prior art devices the window closure is what limits the practical endurance to approximately 1×104 cycles. At a given erase voltage, VERASE, the time required to adequately erase the device can stretch out from 100 milliseconds initially (i.e. in a virgin device) to 10 seconds in a device which has been cycled through 1×104 cycles. In anticipation of such degradation, prior art Flash EEPROM devices specified to withstand 1×104 cycles must specify a sufficiently long erase pulse duration to allow proper erase after 1×104 cycles. However, this also results in virgin devices being overerased and therefore being unnecessarily overstressed.

A second problem with prior art devices is that during the erase pulse the tunnel dielectric may be exposed to an excessively high peak stress. This occurs in a device which has previously been programmed to state "0" (VT1 =+4.5V or higher). This device has a large negative charge Q. When VERASE is applied, the tunnel dielectric is momentarily exposed to a peak electric field with contributions from VERASE as well as from Q. This peak field is eventually reduced when Q is reduced to zero as a consequence of the tunnel erase. Nevertheless, permanent and cumulative damage is inflicted through this erase procedure, which brings about premature device failure.

To overcome the two problems of overstress and window closure, a new erase algorithm is disclosed, which can also be applied equally well to any prior art Flash EEPROM device. Without such a new erase algorithm, it would be difficult to have a multistate device since, from curve (b) in FIG. 2d, conduction states having VT1 more negative than VT2 may be eliminated after 1×104 to 1×105 write/erase cycles.

FIG. 3 outlines the main steps in the sequence of the new erase algorithm. Assume that a block array of m×n memory cells is to be fully erased (Flash erase) to state "3" (highest conductivity and lowest VT1 state). Certain parameters are established in conjunction with the erase algorithm. They are listed in FIG. 3: V1 is the erase voltage of the first erase pulse. V1 is lower by perhaps 5 volts from the erase voltage required to erase a virgin device to state "3" in a one second erase pulse. t is chosen to be approximately 1/10th of the time required to fully erase a virgin device to state "3". Typically, V1 may be between 10 and 20 volts while t may be between 10 and 100 milliseconds. The algorithm assumes that a certain small number, X, of bad bits can be tolerated by the system (through for example error detection and correction schemes implemented at the system level. If no error detection and correction is implemented then X=0). These would be bits which may have a shorted or leaky tunnel dielectric which prevents them from being erased even after a very long erase pulse. To avoid excessive erasing the total number of erase pulses in a complete block erase cycling can be limited to a preset number, nmax. ΔV is the voltage by which each successive erase pulse is incremented. Typically, ΔV is in the range between 0.25 V and 1.0 V. For example, if V1 =15.0V and ΔV=1.0V, then the seventh erase pulse will be of magnitude VERASE =21.0V and duration t. A cell is considered to be fully erased when its read conductance is greater than I"3+. The number S of complete erase cyclings experienced by each block is an important information at the system level. If S is known for each block then a block can be replaced automatically with a new redundant block once S reaches 1×106 (or any other set number) of program/erase cycles. S is set at zero block erase multiple pulse cycle. The value of S at any one time can be stored by using for example twenty bits (220 equals approximately 1×106) in each block. That way each block carries its own endurance history. Alternatively the S value can be stored off chip as part of the system.

The sequence for a complete erase cycle of the new algorithm is as follows (see FIG. 3):

1. Read S. This value can be stored in a register file. (This step can be omitted if S is not expected to approach the endurance limit during the operating lifetime of the device).

1a. Apply a first erase pulse with VERASE =V1 +n ΔV, n=0, pulse duration =t. This pulse (and the next few successive pulses) is insufficient to fully erase all memory cells, but it serves to reduce the charge Q on programmed cells at a relatively low erase field stress, i.e., it is equivalent to a "conditioning" pulse.

1b. Read a sparse pattern of cells in the array. A diagonal read pattern for example will read m+n cells (rather than m×n cells for a complete read) and will have at least one cell from each row and one cell from each column in the array. The number N of cells not fully erased to state "3" is counted and compared with X.

1c. If N is greater than x (array not adequately erased) a second erase pulse is applied of magnitude greater by ΔV than the magnitude of the first pulse, with the same pulse duration, t. Read diagonal cells, count N.

This cycling of erase pulse/read/increment erase pulse is continued until either N≦X or the number n of erase pulses exceed nmax. The first one of these two conditions to occur leads to a final erase pulse.

2a. The final erase pulse is applied to assure that the array is solidly and fully erased. The magnitude of VERASE can be the same as in the previous pulse or higher by another increment ΔV. The duration can be between 1t and 5t.

2b. 100% of the array is read. The number N of cells not fully erased is counted. If N is less than or equal to X, then the erase pulsing is completed at this point.

2c. If N is greater than X, then address locations of the N unerased bits are generated, possibly for substitution with redundant good bits at the system level. If N is significantly larger than X (for example, if N represents perhaps 5% of the total number of cells), then a flag may be raised, to indicate to the user that the array may have reached its endurance limit.

2d. Erase pulsing is ended.

3a. S is incremented by one and the new S is stored for future reference. This step is optional. The new S can be stored either by writing it into the newly erased block or off chip in a separate register file.

3b The erase cycle is ended. The complete cycle is expected to be completed with between 10 to 20 erase pulses and to last a total of approximately one second.

The new algorithm has the following advantages:

(a) No cell in the array experiences the peak electric field stress. By the time VERASE is incremented to a relatively high voltage, any charge Q on the floating gates has already been removed in previous lower voltage erase pulses.

(b) The total erase time is significantly shorter than the fixed VERASE pulse of the prior art. Virgin devices see the minimum pulse duration necessary to erase. Devices which have undergone more than 1×104 cycles require only several more ΔV voltage increments to overcome dielectric trapped charge, which only adds several hundred milliseconds to their total erase time.

(c) The window closure on the erase side (curve (b) in FIG. 2d) is avoided indefinitely (until the device experiences failure by a catastrophic breakdown) because VERASE is simply incremented until the device is erased properly to state "3". Thus, the new erase algorithm preserves the full memory window

FIG. 4 shows the four conduction states of the Flash EEPROM devices of this invention as a function of the number of program/erase cycles. Since all four states are always accomplished by programming or erasing to fixed reference conduction states, there is no window closure for any of these states at least until 1×106 cycles.

In a Flash EEPROM memory chip, it is possible to implement efficiently the new erase algorithm by providing on chip (or alternatively on a separate controller chip) a voltage multiplier to provide the necessary voltage V1 and voltage increments ΔV to nΔV, timing circuitry to time the erase and sense pulse duration, counting circuitry to count N and compare it with the stored value for X, registers to store address locations of bad bits, and control and sequencing circuitry, including the instruction set to execute the erase sequence outlined above.

While the embodiments of this invention that have been described are the preferred implementations, those skilled in the art will understand that variations thereof may also be possible. Therefore, the invention is entitled to protection within the full scope of the appended claims.

Harari, Eliyahou

Patent Priority Assignee Title
10114562, Sep 16 2014 SanDisk Technologies LLC Adaptive block allocation in nonvolatile memory
10468107, Jul 14 2005 SAMSUNG ELECTRONICS CO , LTD Programming nonvolatile memory cells through a series of predetermined threshold voltages
10468108, Jul 14 2005 SAMSUNG ELECTRONICS CO , LTD Programming nonvolatile memory cells using resolution-based and level-based voltage increments
10535407, Jul 14 2005 SAMSUNG ELECTRONICS CO , LTD Adaptive parallel writing to nonvolatile memory cells
10608090, Oct 04 2017 Silicon Storage Technology, Inc Method of manufacturing a split-gate flash memory cell with erase gate
10978159, Jul 14 2005 Samsung Electronics Co., Ltd. Programming nonvolatile memory cells through a series of predetermined threshold voltages
11114164, Jul 14 2005 Samsung Electronics Co., Ltd. Programming nonvolatile memory cells through a series of predetermined threshold voltages
11200954, Jul 14 2005 Samsung Electronics Co., Ltd. Programming nonvolatile memory cells through a series of predetermined threshold voltages
11521194, Jun 06 2008 PAYPAL, INC. Trusted service manager (TSM) architectures and methods
11595820, Sep 02 2011 PAYPAL, INC. Secure elements broker (SEB) for application communication channel selector optimization
5200919, Jun 29 1990 Texas Instruments Incorporated Electrically-erasable, electrically-programmable read-only memory cell with a selectable threshold voltage and methods for its use
5200920, Feb 08 1990 ALTERA CORPORATION A CORPORATION OF DELAWARE Method for programming programmable elements in programmable devices
5220531, Jan 02 1991 Winbond Electronics Corporation Source follower storage cell and improved method and apparatus for iterative write for integrated circuit analog signal recording and playback
5262984, Jul 29 1988 MITSUBISHI DENKI KABUSHIKI KAISHA, Non-volatile memory device capable of storing multi-state data
5361235, Apr 10 1991 NEC Electronics Corporation Method for erasing data stored in a non-volatile semiconductor memory by using a predetermined series of pulses
5371706, Aug 20 1992 Texas Instruments Incorporated Circuit and method for sensing depletion of memory cells
5386388, Nov 30 1990 Intel Corporation Single cell reference scheme for flash memory sensing and program state verification
5388083, Mar 26 1993 Micron Technology, Inc Flash memory mass storage architecture
5412601, Aug 31 1992 Intellectual Ventures I LLC Non-volatile semiconductor memory device capable of storing multi-value data in each memory cell
5414829, Mar 29 1990 Intel Corporation Override timing control circuitry and method for terminating program and erase sequences in a flash memory
5422842, Jul 08 1993 SanDisk Technologies LLC Method and circuit for simultaneously programming and verifying the programming of selected EEPROM cells
5434825, Jun 08 1988 SanDisk Technologies LLC Flash EEPROM system cell array with more than two storage states per memory cell
5440505, Jan 21 1994 Intel Corporation Method and circuitry for storing discrete amounts of charge in a single memory element
5450341, Aug 31 1992 Intellectual Ventures I LLC Non-volatile semiconductor memory device having memory cells, each for at least three different data writable thereinto selectively and a method of using the same
5450354, Aug 31 1992 Intellectual Ventures I LLC Non-volatile semiconductor memory device detachable deterioration of memory cells
5450363, Jun 02 1994 Intel Corporation Gray coding for a multilevel cell memory system
5477485, Feb 22 1995 National Semiconductor Corporation Method for programming a single EPROM or FLASH memory cell to store multiple levels of data that utilizes a floating substrate
5479638, Mar 26 1993 Micron Technology, Inc Flash memory mass storage architecture incorporation wear leveling technique
5485422, Jun 02 1994 Micron Technology, Inc Drain bias multiplexing for multiple bit flash cell
5487034, Sep 27 1993 NEC Electronics Corporation Semiconductor memory device and method for writing data therein
5491809, Jan 05 1993 Texas Instruments Incorporated Smart erase algorithm with secure scheme for flash EPROMs
5495442, Jul 08 1993 SanDisk Technologies LLC Method and circuit for simultaneously programming and verifying the programming of selected EEPROM cells
5497354, Jun 02 1994 Micron Technology, Inc Bit map addressing schemes for flash memory
5508958, Sep 29 1994 Micron Technology, Inc Method and apparatus for sensing the state of floating gate memory cells by applying a variable gate voltage
5511021, Feb 22 1995 National Semiconductor Corporation Method for programming a single EPROM or flash memory cell to store multiple levels of data that utilizes a forward-biased source-to-substrate junction
5515317, Jun 02 1994 Micron Technology, Inc Addressing modes for a dynamic single bit per cell to multiple bit per cell memory
5519843, Mar 15 1993 M-Systems Flash memory system providing both BIOS and user storage capability
5530673, Apr 08 1993 Renesas Electronics Corporation Flash memory control method and information processing system therewith
5530828, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor storage device including a controller for continuously writing data to and erasing data from a plurality of flash memories
5532964, Jul 08 1993 SanDisk Technologies LLC Method and circuit for simultaneously programming and verifying the programming of selected EEPROM cells
5535328, Apr 13 1989 SanDisk Technologies LLC Non-volatile memory system card with flash erasable sectors of EEprom cells including a mechanism for substituting defective cells
5537357, Jun 27 1994 Micron Technology, Inc Method for preconditioning a nonvolatile memory array
5539688, Feb 23 1995 Macronix International Co., Ltd. Fast pre-programming circuit for floating gate memory
5539690, Jun 02 1994 Micron Technology, Inc Write verify schemes for flash memory with multilevel cells
5543738, Dec 27 1994 United Microelectronics Corp. Multi-stage sense amplifier for read-only memory having current comparators
5544118, Jun 08 1988 SanDisk Technologies LLC Flash EEPROM system cell array with defect management including an error correction scheme
5550772, Feb 13 1995 National Semiconductor Corporation Memory array utilizing multi-state memory cells
5557567, Apr 06 1995 National Semiconductor Corp. Method for programming an AMG EPROM or flash memory when cells of the array are formed to store multiple bits of data
5559734, Apr 24 1995 Solidas Corporation Multiple voltage memory
5561632, Jan 26 1994 Sony Corporation Nonvolatile semiconductor flash memory
5563822, Feb 23 1995 Macronix International Co., Ltd. Fast flash EPROM programming and pre-programming circuit design
5563823, Aug 31 1993 Macronix International Co., Ltd. Fast FLASH EPROM programming and pre-programming circuit design
5566111, Sep 18 1995 FIDELIX CO , LTD Method for programming a nonvolatile memory
5566125, Jan 21 1994 Intel Corporation Method and circuitry for storing discrete amounts of charge in a single memory element
5568439, Jun 08 1988 SanDisk Technologies LLC Flash EEPROM system which maintains individual memory block cycle counts
5574879, Jun 02 1994 Intel Corporation Addressing modes for a dynamic single bit per cell to multiple bit per cell memory
5583812, Jun 08 1988 SanDisk Technologies LLC Flash EEPROM system cell array with more than two storage states per memory cell
5586074, Oct 27 1992 Fujitsu Semiconductor Limited Semiconductor memory device with function of preventing loss of information due to leak of charges or disturbing
5587949, Apr 27 1995 National Semiconductor Corporation Method for programming an ETOX EPROM or flash memory when cells of the array are formed to store multiple bits of data
5594685, Dec 16 1994 National Semiconductor Corporation Method for programming a single EPROM or flash memory cell to store multiple bits of data that utilizes a punchthrough current
5602987, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
5615153, Aug 31 1993 Fast flash EPROM programming and pre-programming circuit design
5621682, Dec 28 1993 Kabushiki Kaisha Toshiba Memory system
5640345, Oct 01 1993 Matsushita Electric Industrial Co., Ltd. Semiconductor memory device and fabrication process
5642312, Jun 08 1988 SanDisk Technologies LLC Flash EEPROM system cell array with more than two storage states per memory cell
5644539, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
5654922, Jan 26 1994 Sony Corporation Nonvolatile semiconductor flash memory
5663901, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
5668756, Dec 26 1994 Intellectual Ventures I LLC Multi-value level type non-volatile semiconductor memory unit and method of rewriting the same
5671180, Oct 27 1992 Fujitsu Semiconductor Limited Semiconductor memory device with function of preventing loss of information due to leak of charges or disturbing
5671229, Apr 13 1989 SanDisk Technologies LLC Flash eeprom system with defect handling
5677869, Dec 14 1995 Intel Corporation Programming flash memory using strict ordering of states
5687114, Oct 06 1995 Silicon Storage Technology, Inc Integrated circuit for storage and retrieval of multiple digital bits per nonvolatile memory cell
5694357, May 17 1995 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device for storing multi-value data
5701266, Dec 14 1995 Intel Corporation Programming flash memory using distributed learning methods
5708598, Apr 24 1995 Solidas Corporation System and method for reading multiple voltage level memories
5708600, Feb 01 1996 SAMSUNG ELECTRONICS CO , LTD Method for writing multiple value into nonvolatile memory in an equal time
5712819, Jun 08 1988 SanDisk Technologies LLC Flash EEPROM system with storage of sector characteristic information within the sector
5719808, Apr 13 1989 SanDisk Technologies LLC Flash EEPROM system
5719888, Dec 28 1993 Kabushiki Kaisha Toshiba Memory system
5729489, Dec 14 1995 Intel Corporation Programming flash memory using predictive learning methods
5737265, Dec 14 1995 Intel Corporation Programming flash memory using data stream analysis
5742543, Aug 19 1996 Intel Corporation Flash memory device having a page mode of operation
5745412, Aug 21 1995 LG SEMICON CO , LTD Programmable nonvolatile memory and method of programming the same
5748546, Jun 02 1994 Intel Corporation Sensing scheme for flash memory with multilevel cells
5764571, Feb 08 1991 MLC Intellectual Property, LLC Electrically alterable non-volatile memory with N-bits per cell
5768287, Oct 24 1996 Round Rock Research, LLC Apparatus and method for programming multistate memory device
5778418, Sep 27 1991 SanDisk Technologies LLC Mass computer storage system having both solid state and rotating disk types of memory
5781472, Jun 02 1994 Intel Corporation Bit map addressing schemes for flash/memory
5790453, Oct 24 1996 Round Rock Research, LLC Apparatus and method for reading state of multistate non-volatile memory cells
5790454, Jun 26 1996 LG Semicon Co., Ltd. Data sensing apparatus and method of multi-bit memory cell
5796667, Jun 02 1994 Intel Corporation Bit map addressing schemes for flash memory
5801993, Oct 01 1996 FIDELIX CO , LTD Nonvolatile memory device
5808937, Dec 16 1994 National Semiconductor Corporation Self-convergent method for programming FLASH and EEPROM memory cells that moves the threshold voltage from an erased threshold voltage range to one of a plurality of programmed threshold voltage ranges
5809515, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor storage device in which instructions are sequentially fed to a plurality of flash memories to continuously write and erase data
5812451, May 15 1996 Kabushiki Kaisha Toshiba Nonvolatile semiconductor storage apparatus and method of writing data to the same
5815434, Sep 29 1995 Intel Corporation Multiple writes per a single erase for a nonvolatile memory
5815436, Nov 14 1995 Kabushiki Kaisha Toshiba Multi-level nonvolatile semiconductor memory device having improved programming level and read/write multi-level data circuits
5815439, Apr 30 1996 Silicon Storage Technology, Inc Stabilization circuits and techniques for storage and retrieval of single or multiple digital bits per memory cell
5815443, Jun 02 1994 Intel Corporation Bit map addressing schemes for flash memory
5821909, Aug 31 1993 Macronix International Co., Ltd. Fast flash EPROM programming and pre-programming circuit design
5822256, Sep 06 1994 Intel Corporation Method and circuitry for usage of partially functional nonvolatile memory
5828602, Nov 02 1992 Memory system having multiple programmable reference cells
5828616, Jun 02 1994 Intel Corporation Sensing scheme for flash memory with multilevel cells
5835406, Oct 24 1996 Round Rock Research, LLC Apparatus and method for selecting data bits read from a multistate memory
5835415, Jun 08 1988 SanDisk Technologies LLC Flash EEPROM memory systems and methods of using them
5859454, Nov 15 1996 LG Semicon Co., Ltd. Nonvolatile memory device
5862080, Apr 13 1989 SanDisk Technologies LLC Multi-state flash EEprom system with defect handling
5862081, Jun 08 1988 SanDisk Technologies LLC Multi-state flash EEPROM system with defect management including an error correction scheme
5862083, Apr 08 1993 Renesas Electronics Corporation Information processing system
5864569, Oct 18 1996 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method and apparatus for performing error correction on data read from a multistate memory
5867417, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
5867429, Nov 19 1997 SanDisk Technologies LLC High density non-volatile flash memory without adverse effects of electric field coupling between adjacent floating gates
5870335, Mar 06 1997 Silicon Storage Technology, Inc Precision programming of nonvolatile memory cells
5877986, Apr 13 1989 SanDisk Technologies LLC Multi-state Flash EEprom system on a card that includes defective cell substitution
5890192, Nov 05 1996 SanDisk Technologies Inc Concurrent write of multiple chunks of data into multiple subarrays of flash EEPROM
5892710, Jan 21 1994 Intel Corporation Method and circuitry for storing discrete amounts of charge in a single memory element
5892714, Jul 12 1996 LG Semicon Co., Ltd. Method of programming and/or verifying a threshold voltage level of a nonvolatile memory cell
5894436, Oct 29 1996 NEC Electronics Corporation Nonvolatile semiconductor memory having memory cells each storing multi-bits information
5901089, Apr 30 1996 Silicon Storage Technology, Inc Stabilization circuits and techniques for storage and retrieval of single or multiple digital bits per memory cell
5903487, Nov 25 1997 Windbond Electronics Corporation Memory device and method of operation
5905673, Oct 06 1995 Silicon Storage Technology, Inc Integrated circuit for storage and retrieval of multiple digital bits per nonvolatile memory cell
5905674, Aug 21 1995 LG Semicon Co., Ltd. Nonvolatile memory and method of programming the same
5907855, Oct 15 1996 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Apparatus and method for reducing programming cycles for multistate memory system
5909390, Jun 08 1988 SanDisk Technologies LLC Techniques of programming and erasing an array of multi-state flash EEPROM cells including comparing the states of the cells to desired values
5912838, Oct 24 1996 Round Rock Research, LLC Apparatus for reading state of multistate non-volatile memory cells
5930167, Jul 30 1997 SanDisk Technologies LLC Multi-state non-volatile flash memory capable of being its own two state write cache
5936884, Sep 29 1995 Intel Corporation Multiple writes per a single erase for a nonvolatile memory
5936971, Apr 13 1989 SanDisk Technologies LLC Multi-state flash EEprom system with cache memory
5943259, Dec 30 1996 LG Semicon Co., Ltd. Data sensing device and method for multibit memory cell
5956273, Aug 31 1993 Macronix International Co., Ltd. Fast flash EPROM programming and pre-programming circuit design
5963480, Jun 08 1988 SanDisk Technologies LLC Highly compact EPROM and flash EEPROM devices
5973964, Apr 08 1993 Renesas Electronics Corporation Flash memory control method and information processing system therewith
5996108, Dec 28 1993 Kabushiki Kaisha Toshiba Memory system
5999446, Apr 13 1989 SanDisk Technologies LLC Multi-state flash EEprom system with selective multi-sector erase
6002614, Feb 08 1991 MLC Intellectual Property, LLC Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
6011741, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
6016530, Sep 27 1991 SanDisk Technologies LLC Mass computer storage system having both solid state and rotating disk types of memory
6034892, Jul 23 1996 LG Semicon Co., Ltd. Nonvolatile memory cell and method for programming and/or verifying the same
6038166, Apr 01 1998 SanDisk Technologies Inc High resolution multi-bit-per-cell memory
6038174, Mar 06 1997 Silicon Storage Technology, Inc Precision programming of nonvolatile memory cells
6040997, Mar 25 1998 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Flash memory leveling architecture having no external latch
6078518, Feb 25 1998 Round Rock Research, LLC Apparatus and method for reading state of multistate non-volatile memory cells
6078520, Apr 08 1993 Renesas Electronics Corporation Flash memory control method and information processing system therewith
6081447, Sep 13 1991 SanDisk Technologies Inc Wear leveling techniques for flash EEPROM systems
6084797, Mar 25 1999 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method for reading a multiple-level memory cell
6091618, Jan 21 1994 Intel Corporation Method and circuitry for storing discrete amounts of charge in a single memory element
6091633, Aug 09 1999 SanDisk Technologies LLC Memory array architecture utilizing global bit lines shared by multiple cells
6097637, Jun 02 1994 Intel Corporation Dynamic single bit per cell to multiple bit per cell memory
6097639, Dec 31 1997 LG Semicon Co., Ltd. System and method for programming nonvolatile memory
6103573, Jun 30 1999 SanDisk Technologies LLC Processing techniques for making a dual floating gate EEPROM cell array
6104640, Jun 04 1993 MLC Intellectual Property, LLC Electrically alterable non-violatile memory with N-bits per cell
6112314, Oct 24 1996 Round Rock Research, LLC Apparatus and method for detecting over-programming condition in multistate memory device
6115285, Jun 14 1996 Infineon Technologies AG Device and method for multi-level charge/storage and reading out
6130837, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
6145050, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor disk storage apparatus including a write buffer memory in which instructions are sequentially fed to a plurality of flash memories to continuously write sectors of data in an overlapped manner into the flash memories
6146943, Jul 09 1997 Hyundai Electronics Industries Co., Ltd. Method for fabricating nonvolatile memory device
6149316, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6151248, Jun 30 1999 SanDisk Technologies LLC Dual floating gate EEPROM cell array with steering gates shared by adjacent cells
6157576, Feb 06 1989 Renesas Electronics Corporation Nonvolatile semiconductor memory device
6157983, Nov 05 1996 SanDisk Corporation Concurrent write of multiple chunks of data into multiple subarrays of flash EEPROM
6163479, Dec 12 1997 Round Rock Research, LLC Method for performing analog over-program and under-program detection for a multistate memory cell
6166956, Aug 31 1993 Macronix International Co., Ltd. Fast flash EPROM programming and pre-programming circuit design
6175937, Oct 24 1996 Round Rock Research, LLC Apparatus and method for programming multistate memory device
6178537, Oct 18 1996 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method and apparatus for performing error correction on data read from a multistate memory
6181600, Feb 06 1989 Renesas Electronics Corporation Nonvolatile semiconductor memory device
6202138, Jul 31 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Increasing the memory performance of flash memory devices by writing sectors simultaneously to multiple flash memory devices
6209113, Oct 18 1996 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method and apparatus for performing error correction on data read from a multistate memory
6212100, Jul 23 1996 HYUNDAI ELECTRONICS INDUSTRIES CO , LTD Nonvolatile memory cell and method for programming and/or verifying the same
6230233, Sep 13 1991 SanDisk Technologies LLC Wear leveling techniques for flash EEPROM systems
6243321, Feb 08 1991 MLC Intellectual Property, LLC Electrically alterable non-volatile memory with n-bits per cell
6246613, Feb 08 1991 BTG International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
6252791, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
6256755, Oct 19 1998 International Business Machines Corporation Apparatus and method for detecting defective NVRAM cells
6259629, Feb 06 1989 Renesas Electronics Corporation Nonvolatile semiconductor memory device
6266278, Jun 30 1999 SanDisk Technologies LLC Dual floating gate EEPROM cell array with steering gates shared adjacent cells
6275436, Apr 08 1993 Renesas Electronics Corporation Flash memory control method and apparatus processing system therewith
6278632, Oct 24 1996 Round Rock Research, LLC Method and circuitry for performing analog over-program and under-program detection for a multistate memory cell
6281075, Jan 27 1999 SanDisk Technologies LLC Method of controlling of floating gate oxide growth by use of an oxygen barrier
6282145, Jan 14 1999 Silicon Storage Technology, Inc Array architecture and operating methods for digital multilevel nonvolatile memory integrated circuit system
6285598, Mar 06 1997 Silicon Storage Technology, Inc Precision programming of nonvolatile memory cells
6324121, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
6324655, Sep 20 1990 Fujitsu Limited Input/output controller providing preventive maintenance information regarding a spare I/O unit
6327189, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
6339545, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
6341085, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
6343034, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
6344993, Jun 30 1999 SanDisk Technologies LLC Dual floating gate EEPROM cell array with steering gates shared by adjacent cells
6344998, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with N-Bits per cell
6345001, Sep 14 2000 SanDisk Technologies LLC Compressed event counting technique and application to a flash memory system
6347051, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
6353554, Feb 27 1995 BTG International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
6356486, Feb 08 1991 MLC Intellectual Property, LLC Electrically alterable non-volatile memory with n-bits per cell
6363008, Feb 17 2000 SAMSUNG ELECTRONICS CO , LTD Multi-bit-cell non-volatile memory with maximized data capacity
6373747, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6374337, Nov 17 1998 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Data pipelining method and apparatus for memory control circuit
6396742, Jul 28 2000 Silicon Storage Technology, Inc Testing of multilevel semiconductor memory
6396744, Apr 25 2000 SAMSUNG ELECTRONICS CO , LTD Flash memory with dynamic refresh
6397314, Jul 31 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Increasing the memory performance of flash memory devices by writing sectors simultaneously to multiple flash memory devices
6404675, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
6411546, Mar 31 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Nonvolatile memory using flexible erasing methods and method and system for using same
6411547, Jul 23 1996 Hyundai Electronics Industries Co,. Ltd. Nonvolatile memory cell and method for programming and/or verifying the same
6420231, Jun 30 1999 SanDisk Technologies LLC Processing techniques for making a dual floating gate EEPROM cell array
6421279, Apr 08 1993 Renesas Electronics Corporation Flash memory control method and apparatus processing system therewith
6434034, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
6434050, Feb 27 1995 BTG International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
6438036, Feb 06 1989 Renesas Electronics Corporation Nonvolatile semiconductor memory device
6456528, Sep 17 2001 SanDisk Technologies LLC Selective operation of a multi-state non-volatile memory system in a binary mode
6457092, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor disk storage apparatus including a plurality of flash memories and a buffer memory to continuously write data responsive to first and second write commands
6458658, Jan 27 1999 SanDisk Technologies LLC Control of floating gate oxide growth by use of an oxygen barrier
6462986, Oct 06 1995 Silicon Storage Technology, Inc Integrated circuit for storage and retrieval of multiple digital bits per nonvolatile memory cell
6462992, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6466476, Jan 18 2001 SAMSUNG ELECTRONICS CO , LTD Data coding for multi-bit-per-cell memories having variable numbers of bits per memory cell
6477091, Mar 30 2001 Micron Technology, Inc Method, apparatus, and system to enhance negative voltage switching
6483742, Jun 02 1994 Intel Corporation Bit map addressing schemes for flash memory
6487116, Mar 06 1997 Silicon Storage Technology, Inc. Precision programming of nonvolatile memory cells
6504760, Jun 22 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Charging a capacitance of a memory cell and charger
6512263, Sep 22 2000 SanDisk Technologies LLC Non-volatile memory cell array having discontinuous source and drain diffusions contacted by continuous bit line conductors and methods of forming
6522584, Aug 02 2001 Round Rock Research, LLC Programming methods for multi-level flash EEPROMs
6522586, Apr 25 2000 SAMSUNG ELECTRONICS CO , LTD Dynamic refresh that changes the physical storage locations of data in flash memory
6523132, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6532556, Jan 27 2000 SAMSUNG ELECTRONICS CO , LTD Data management for multi-bit-per-cell memories
6542956, Nov 05 1996 SanDisk Technologies Inc Latched address multi-chunk write to EEPROM
6549974, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor storage apparatus including a controller for sending first and second write commands to different nonvolatile memories in a parallel or time overlapped manner
6558967, Feb 17 2000 SAMSUNG ELECTRONICS CO , LTD Multi-bit-per-cell memory system with numbers of bits per cell set by testing of memory units
6567302, Dec 29 1998 Round Rock Research, LLC Method and apparatus for programming multi-state cells in a memory device
6567334, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
6570790, Jun 08 1988 SanDisk Technologies LLC Highly compact EPROM and flash EEPROM devices
6577532, Oct 24 1996 Round Rock Research, LLC Method for performing analog over-program and under-program detection for a multistate memory cell
6584012, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with N-bits per cell
6587372, Jan 11 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory device with multi-level storage cells and apparatuses, systems and methods including same
6587382, Mar 31 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Nonvolatile memory using flexible erasing methods and method and system for using same
6594183, Sep 13 1991 SanDisk Technologies Inc Wear leveling techniques for flash EEPROM systems
6597606, Jun 22 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Charging a capacitance of a memory cell and charger
6598115, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor storage apparatus including a plurality of nonvolatile flash memories and utilizing logical to physical sector conversion
6601191, Oct 24 1996 Round Rock Research, LLC Apparatus and method for detecting over-programming condition in multistate memory device
6628537, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
6642573, Mar 13 2002 MONTEREY RESEARCH, LLC Use of high-K dielectric material in modified ONO structure for semiconductor devices
6643187, Sep 14 2000 SanDisk Technologies LLC Compressed event counting technique and application to a flash memory system
6654280, Jan 11 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory device with multi-level storage cells
6662263, Mar 03 2000 SAMSUNG ELECTRONICS CO , LTD Sectorless flash memory architecture
6684345, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6714449, Sep 27 2000 SanDisk Technologies LLC Sense amplifier suitable for analogue voltage levels
6714455, Feb 27 1995 MLC Intellectual Property, LLC Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
6717847, Sep 17 2001 SanDisk Technologies LLC Selective operation of a multi-state non-volatile memory system in a binary mode
6723604, Sep 22 2000 SanDisk Technologies LLC Non-volatile memory cell array having discontinuous source and drain diffusions contacted by continuous bit line conductors and methods of forming
6724656, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
6724662, Sep 04 2002 Artemis Acquisition LLC Method of recovering overerased bits in a memory device
6728826, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor storage device in which commands are sequentially fed to a plurality of flash memories to continuously write data
6728851, Jul 31 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Increasing the memory performance of flash memory devices by writing sectors simultaneously to multiple flash memory devices
6747902, Feb 06 1989 Renesas Technology Corporation Nonvolatile semiconductor memory apparatus
6754128, Apr 25 2000 SAMSUNG ELECTRONICS CO , LTD Non-volatile memory operations that change a mapping between physical and logical addresses when restoring data
6757800, Jul 31 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Increasing the memory performance of flash memory devices by writing sectors simultaneously to multiple flash memory devices
6757842, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6762092, Aug 08 2001 SanDisk Technologies LLC Scalable self-aligned dual floating gate memory cell array and methods of forming the array
6763424, Jan 19 2001 SanDisk Technologies LLC Partial block data programming and reading operations in a non-volatile memory
6763480, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6788584, Mar 30 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method, apparatus, and system to enhance negative voltage switching
6788609, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
6791882, Feb 06 1989 Renesas Technology Corporation Nonvolatile semiconductor memory device
6801979, Jul 31 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method and apparatus for memory control circuit
6816408, Jan 11 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory device with multi-level storage cells
6829673, Nov 05 1996 SanDisk Corporation Latched address multi-chunk write to EEPROM
6839875, Oct 18 1996 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method and apparatus for performing error correction on data read from a multistate memory
6845039, Aug 02 2001 Round Rock Research, LLC Programming methods for multi-level flash EEPROMS
6850443, Sep 13 1991 SanDisk Technologies Inc Wear leveling techniques for flash EEPROM systems
6856546, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
6856568, Apr 25 2000 SAMSUNG ELECTRONICS CO , LTD Refresh operations that change address mappings in a non-volatile memory
6862218, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
6870763, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
6873549, Jan 24 1905 SanDisk Technologies LLC Writable tracking cells
6888755, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
6894926, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
6894930, Jun 19 2002 SanDisk Technologies LLC Deep wordline trench to shield cross coupling between adjacent cells for scaled NAND
6897522, Oct 31 2001 SanDisk Technologies LLC Multi-state non-volatile integrated circuit memory systems that employ dielectric storage elements
6898121, Jun 19 2002 SanDisk Technologies LLC Deep wordline trench to shield cross coupling between adjacent cells for scaled NAND
6901007, Jan 11 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory device with multi-level storage cells and apparatuses, systems and methods including same
6908817, Oct 09 2002 WODEN TECHNOLOGIES INC Flash memory array with increased coupling between floating and control gates
6914817, Jun 08 1988 SanDisk Technologies LLC Highly compact EPROM and flash EEPROM devices
6914846, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
6925007, Oct 31 2001 SanDisk Technologies LLC Multi-state non-volatile integrated circuit memory systems that employ dielectric storage elements
6925012, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
6944063, Jan 28 2003 Kioxia Corporation Non-volatile semiconductor memory with large erase blocks storing cycle counts
6947332, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
6953964, Sep 22 2000 SanDisk Technologies LLC Non-volatile memory cell array having discontinuous source and drain diffusions contacted by continuous bit line conductors and methods of forming
6953970, Aug 08 2001 SanDisk Technologies LLC Scalable self-aligned dual floating gate memory cell array and methods of forming the array
6968421, Nov 19 2001 SanDisk Technologies LLC Partial block data programming and reading operations in a non-volatile memory
6980471, Dec 23 2004 SanDisk Technologies LLC Substrate electron injection techniques for programming non-volatile charge storage memory cells
6988175, Jun 30 2003 Western Digital Israel Ltd Flash memory management method that is resistant to data corruption by power loss
7002851, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7006384, Feb 27 1995 BTG International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
7006386, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7012835, Oct 03 2003 SanDisk Technologies LLC Flash memory data correction and scrub techniques
7020028, Feb 06 1989 Renesas Electronics Corporation Nonvolatile semiconductor memory device
7035145, Aug 02 2001 Round Rock Research, LLC Programming methods for multi-level flash EEPROMs
7045849, May 21 2003 INNOVATIVE MEMORY SYSTEMS, INC Use of voids between elements in semiconductor structures for isolation
7064995, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7068542, Feb 27 1995 BTG International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
7075823, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
7075825, Feb 08 1991 BTG International Inc. Electrically alterable non-volatile memory with n-bits per cell
7079422, Apr 25 2000 SAMSUNG ELECTRONICS CO , LTD Periodic refresh operations for non-volatile multiple-bit-per-cell memory
7080192, Mar 03 2000 SAMSUNG ELECTRONICS CO , LTD File storage and erasure in flash memory
7082510, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7085161, Jan 28 2003 Kioxia Corporation Non-volatile semiconductor memory with large erase blocks storing cycle counts
7085164, Aug 02 2001 Round Rock Research, LLC Programming methods for multi-level flash EEPROMs
7088615, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7099199, Feb 06 1989 Renesas Technology Corp.; Hitachi ULSI Systems Co., Ltd. Nonvolatile semiconductor memory device
7105406, Jun 20 2003 SanDisk Technologies LLC Self aligned non-volatile memory cell and process for fabrication
7106609, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
7113432, Sep 14 2000 SanDisk Technologies LLC Compressed event counting technique and application to a flash memory system
7120729, Oct 28 2002 SanDisk Technologies LLC Automated wear leveling in non-volatile storage systems
7123519, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7139864, Dec 30 2003 SanDisk Technologies LLC Non-volatile memory and method with block management system
7154779, Jan 21 2004 SanDisk Technologies LLC Non-volatile memory cell using high-k material inter-gate programming
7154805, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7161833, Feb 06 2004 SanDisk Technologies LLC Self-boosting system for flash memory cells
7170131, Oct 09 2002 WODEN TECHNOLOGIES INC Flash memory array with increased coupling between floating and control gates
7170786, Jun 19 2002 SanDisk Technologies LLC Deep wordline trench to shield cross coupling between adjacent cells for scaled NAND
7173852, Oct 03 2003 SanDisk Technologies LLC Corrected data storage and handling methods
7173863, Mar 08 2004 SanDisk Technologies LLC Flash controller cache architecture
7177184, Sep 17 2001 SanDisk Technologies LLC Selective operation of a multi-state non-volatile memory system in a binary mode
7177197, Sep 17 2001 SanDisk Technologies LLC Latched programming of memory and method
7183153, Mar 12 2004 SanDisk Technologies LLC Method of manufacturing self aligned non-volatile memory cells
7184320, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7187592, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7190617, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
7202125, Dec 22 2004 SanDisk Technologies LLC Low-voltage, multiple thin-gate oxide and low-resistance gate electrode
7211866, Aug 08 2001 SanDisk Technologies LLC Scalable self-aligned dual floating gate memory cell array and methods of forming the array
7221008, Oct 06 2003 SanDisk Technologies LLC Bitline direction shielding to avoid cross coupling between adjacent cells for NAND flash memory
7224607, Oct 03 2003 SanDisk Technologies LLC Flash memory data correction and scrub techniques
7230847, Dec 23 2004 SanDisk Technologies LLC Substrate electron injection techniques for programming non-volatile charge storage memory cells
7233521, Mar 11 2005 National Semiconductor Corporation Apparatus and method for storing analog information in EEPROM memory
7236399, Aug 30 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method for erase-verifying a non-volatile memory capable of identifying over-erased and under-erased memory cells
7246268, Jan 16 2002 SanDisk Technologies LLC Method and apparatus for dynamic degradation detection
7267875, Jun 08 2004 WODEN TECHNOLOGIES INC Post-deposition encapsulation of nanostructures: compositions, devices and systems incorporating same
7275140, May 12 2005 Western Digital Israel Ltd Flash memory management method that is resistant to data corruption by power loss
7286408, May 05 2006 SanDisk Technologies LLC Boosting methods for NAND flash memory
7286414, Feb 27 1995 BTG International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
7288455, Sep 22 2000 SanDisk Technologies LLC Method of forming non-volatile memory cell array having discontinuous source and drain diffusions contacted by continuous bit line conductors
7289360, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7301807, Oct 23 2003 SanDisk Technologies LLC Writable tracking cells
7303956, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
7307881, Jan 28 2003 SanDisk Technologies LLC Non-volatile semiconductor memory with large erase blocks storing cycle counts
7308525, Jan 10 2005 Western Digital Israel Ltd Method of managing a multi-bit cell flash memory with improved reliablility and performance
7315916, Dec 16 2004 SanDisk Technologies LLC Scratch pad block
7315917, Jan 20 2005 SanDisk Technologies LLC Scheduling of housekeeping operations in flash memory systems
7327624, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7341918, Oct 31 2001 SanDisk Technologies LLC Multi-state non-volatile integrated circuit memory systems that employ dielectric storage elements
7342279, Oct 31 2001 SanDisk Technologies LLC Multi-state non-volatile integrated circuit memory systems that employ dielectric storage elements
7345934, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7349261, Jun 19 2006 SanDisk Technologies LLC Method for increasing programming speed for non-volatile memory by applying counter-transitioning waveforms to word lines
7352619, Feb 05 2004 Iota Technology, Inc. Electronic memory with binary storage elements
7353325, Sep 13 1991 SanDisk Technologies Inc Wear leveling techniques for flash EEPROM systems
7355237, Feb 13 2004 SanDisk Technologies LLC Shield plate for limiting cross coupling between floating gates
7355874, Apr 11 1991 SanDisk Technologies LLC Computer memory cards using flash EEprom integrated circuit chips and memory-controller systems
7355888, Dec 19 2005 SanDisk Technologies LLC Apparatus for programming non-volatile memory with reduced program disturb using modified pass voltages
7355889, Dec 19 2005 SanDisk Technologies LLC Method for programming non-volatile memory with reduced program disturb using modified pass voltages
7362615, Dec 27 2005 SanDisk Technologies LLC Methods for active boosting to minimize capacitive coupling effect between adjacent gates of flash memory devices
7366013, Dec 09 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Single level cell programming in a multiple level cell non-volatile memory device
7366826, Dec 16 2004 SanDisk Technologies LLC Non-volatile memory and method with multi-stream update tracking
7372741, Feb 06 1989 Renesas Technology Corp.; Hitachi ULSI Systems Co., Ltd. Nonvolatile memory apparatus having a processor and plural memories one or more of which is a nonvolatile memory having circuitry which performs an erase operation and an erase verify operation when the processor specifies the erase operation mode to the nonvolatile memory
7379330, Nov 08 2005 SanDisk Technologies LLC Retargetable memory cell redundancy methods
7379379, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7381615, Nov 23 2004 SanDisk Technologies LLC Methods for self-aligned trench filling with grown dielectric for high coupling ratio in semiconductor devices
7382017, Mar 10 2004 WODEN TECHNOLOGIES INC Nano-enabled memory devices and anisotropic charge carrying arrays
7383375, Dec 30 2003 SanDisk Technologies LLC Data run programming
7385843, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7385854, Sep 17 2001 SanDisk Technologies LLC Selective operation of a multi-state non-volatile memory system in a binary mode
7386655, Dec 16 2004 SanDisk Technologies LLC Non-volatile memory and method with improved indexing for scratch pad and update blocks
7394692, Jan 28 2003 SanDisk Technologies LLC Non-volatile semiconductor memory with large erase blocks storing cycle counts
7395384, Jul 21 2004 SanDisk Technologies LLC Method and apparatus for maintaining data on non-volatile memory systems
7395404, Dec 16 2004 SanDisk Technologies LLC Cluster auto-alignment for storing addressable data packets in a non-volatile memory array
7397707, Sep 14 2000 SanDisk Technologies LLC Compressed event counting technique and application to a flash memory system
7397713, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
7402886, Nov 23 2004 SanDisk Technologies LLC Memory with self-aligned trenches for narrow gap isolation regions
7405968, Jan 21 2004 SanDisk Technologies LLC Non-volatile memory cell using high-K material and inter-gate programming
7408834, Mar 08 2004 SanDisk Technologies LLC Flash controller cache architecture
7412560, Dec 16 2004 SanDisk Technologies LLC Non-volatile memory and method with multi-stream updating
7416956, Nov 23 2004 SanDisk Technologies LLC Self-aligned trench filling for narrow gap isolation regions
7428165, Mar 30 2006 SanDisk Technologies LLC Self-boosting method with suppression of high lateral electric fields
7433241, Dec 29 2006 SanDisk Technologies LLC Programming non-volatile memory with reduced program disturb by removing pre-charge dependency on word line data
7433993, Dec 30 2003 SanDisk Technologies LLC Adaptive metablocks
7436019, Mar 12 2004 SanDisk Technologies LLC Non-volatile memory cells shaped to increase coupling to word lines
7436703, Dec 27 2005 SanDisk Technologies LLC Active boosting to minimize capacitive coupling effect between adjacent gates of flash memory devices
7436709, May 05 2006 SanDisk Technologies LLC NAND flash memory with boosting
7437631, May 20 1992 SanDisk Technologies LLC Soft errors handling in EEPROM devices
7440319, Nov 27 2006 SanDisk Technologies LLC Apparatus with segmented bitscan for verification of programming
7440326, Sep 06 2006 SanDisk Technologies LLC Programming non-volatile memory with improved boosting
7441067, Nov 15 2004 SanDisk Technologies LLC Cyclic flash memory wear leveling
7443723, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7443736, Dec 23 2004 SanDisk Technologies LLC Substrate electron injection techniques for programming non-volatile charge storage memory cells and for controlling program disturb
7447066, Nov 08 2005 SanDisk Technologies LLC Memory with retargetable memory cell redundancy
7447069, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
7447072, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7450430, Dec 29 2006 SanDisk Technologies LLC Programming non-volatile memory with reduced program disturb by using different pre-charge enable voltages
7451264, Apr 13 2006 SanDisk Technologies LLC Cycle count storage methods
7451266, Apr 10 2003 Renesas Electronics Corporation; NEC Electronics Corporation Nonvolatile memory wear leveling by data replacement processing
7457162, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7457997, Oct 24 1996 Round Rock Research, LLC Apparatus and method for detecting over-programming condition in multistate memory device
7460399, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system
7463531, Dec 29 2006 SanDisk Technologies LLC Systems for programming non-volatile memory with reduced program disturb by using different pre-charge enable voltages
7466590, Feb 06 2004 SanDisk Technologies LLC Self-boosting method for flash memory cells
7467253, Apr 13 2006 SanDisk Technologies LLC Cycle count storage systems
7468918, Dec 29 2006 SanDisk Technologies LLC Systems for programming non-volatile memory with reduced program disturb by removing pre-charge dependency on word line data
7468921, Jun 19 2006 SanDisk Technologies LLC Method for increasing programming speed for non-volatile memory by applying direct-transitioning waveforms to word lines
7471119, May 22 2006 Denso Corporation; Anden Co., Ltd. Electronic circuit device
7471566, Feb 06 2004 SanDisk Technologies LLC Self-boosting system for flash memory cells
7471581, Jan 14 1999 Silicon Storage Technology, Inc. Wide dynamic range and high speed voltage mode sensing for a multilevel digital non-volatile memory
7477547, Mar 28 2007 SanDisk Technologies LLC Flash memory refresh techniques triggered by controlled scrub data reads
7479677, Oct 31 2001 SanDisk Technologies LLC Multi-state non-volatile integrated circuit memory systems that employ dielectric storage elements
7480184, Jan 07 2007 GLOBALFOUNDRIES Inc Maximum likelihood statistical method of operations for multi-bit semiconductor memory
7482223, Dec 22 2004 SanDisk Technologies LLC Multi-thickness dielectric for semiconductor memory
7486555, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
7492633, Jun 19 2006 SanDisk Technologies LLC System for increasing programming speed for non-volatile memory by applying counter-transitioning waveforms to word lines
7494860, Aug 16 2006 WODEN TECHNOLOGIES INC Methods of forming nonvolatile memories with L-shaped floating gates
7495294, Dec 21 2005 SanDisk Technologies LLC Flash devices with shared word lines
7501315, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
7502261, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
7504686, Jun 20 2003 SanDisk Technologies LLC Self-aligned non-volatile memory cell
7509471, Oct 27 2005 SanDisk Technologies LLC Methods for adaptively handling data writes in non-volatile memories
7511995, Mar 30 2006 SanDisk Technologies LLC Self-boosting system with suppression of high lateral electric fields
7517756, Oct 09 2002 WODEN TECHNOLOGIES INC Flash memory array with increased coupling between floating and control gates
7518919, Oct 03 2003 SanDisk Technologies LLC Flash memory data correction and scrub techniques
7522455, Dec 29 2004 Artemis Acquisition LLC Method and system for reducing soft-writing in a multi-level flash memory
7529129, Dec 09 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Single level cell programming in a multiple level cell non-volatile memory device
7536627, Dec 27 2005 SanDisk Technologies LLC Storing downloadable firmware on bulk media
7541237, Sep 22 2000 SanDisk Technologies LLC Non-volatile memory cell array having discontinuous source and drain diffusions contacted by continuous bit line conductors and methods of forming
7541240, Oct 18 2005 SanDisk Technologies LLC Integration process flow for flash devices with low gap fill aspect ratio
7545673, Sep 25 2007 Western Digital Israel Ltd Using MLC flash as SLC by writing dummy data
7545681, Nov 27 2006 SanDisk Technologies LLC Segmented bitscan for verification of programming
7546515, Dec 27 2005 SanDisk Technologies LLC Method of storing downloadable firmware on bulk media
7548461, May 20 1992 SanDisk Technologies LLC Soft errors handling in EEPROM devices
7552272, Oct 28 2002 SanDisk Technologies LLC Automated wear leveling in non-volatile storage systems
7554842, Sep 17 2001 SanDisk Technologies LLC Multi-purpose non-volatile memory card
7558109, Nov 03 2006 SanDisk Technologies LLC Nonvolatile memory with variable read threshold
7565478, Jan 20 2005 SanDisk Technologies LLC Scheduling of housekeeping operations in flash memory systems
7569465, May 21 2003 INNOVATIVE MEMORY SYSTEMS, INC Use of voids between elements in semiconductor structures for isolation
7573740, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7573773, Mar 28 2007 SanDisk Technologies LLC Flash memory with data refresh triggered by controlled scrub data reads
7579247, Oct 31 2001 SanDisk Technologies LLC Multi-state non-volatile integrated circuit memory systems that employ dielectric storage elements
7585564, Jun 08 2004 WODEN TECHNOLOGIES INC Post-deposition encapsulation of nanostructures: compositions, devices and systems incorporating same
7594135, Dec 31 2003 SanDisk Technologies LLC Flash memory system startup operation
7595528, Mar 10 2004 WODEN TECHNOLOGIES INC Nano-enabled memory devices and anisotropic charge carrying arrays
7596031, Oct 30 2006 SanDisk Technologies LLC Faster programming of highest multi-level state for non-volatile memory
7615445, Sep 21 2006 SanDisk Technologies LLC Methods of reducing coupling between floating gates in nonvolatile memory
7615448, Dec 06 2005 WODEN TECHNOLOGIES INC Method of forming low resistance void-free contacts
7615820, Nov 23 2004 SanDisk Technologies LLC Self-aligned trenches with grown dielectric for high coupling ratio in semiconductor devices
7616484, May 20 1992 SanDisk Technologies LLC Soft errors handling in EEPROM devices
7631138, Dec 30 2003 SanDisk Technologies LLC Adaptive mode switching of flash memory address mapping based on host usage characteristics
7631162, Oct 27 2005 SanDisk Technologies LLC Non-volatile memory with adaptive handling of data writes
7634585, Nov 04 2005 Western Digital Technologies, INC In-line cache using nonvolatile memory between host and disk device
7638834, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
7642160, Dec 21 2006 Taiwan Semiconductor Manufacturing Company, Ltd Method of forming a flash NAND memory cell array with charge storage elements positioned in trenches
7646054, Sep 19 2006 SanDisk Technologies LLC Array of non-volatile memory cells with floating gates formed of spacers in substrate trenches
7655536, Dec 21 2005 SanDisk Technologies LLC Methods of forming flash devices with shared word lines
7656710, Jul 14 2005 SAMSUNG ELECTRONICS CO , LTD Adaptive operations for nonvolatile memories
7657702, Jan 19 2001 SanDisk Technologies LLC Partial block data programming and reading operations in a non-volatile memory
7660156, Sep 17 2001 SanDisk Technologies LLC NAND flash memory with a programming voltage held dynamically in a NAND chain channel region
7684249, Aug 02 2001 Round Rock Research, LLC Programming methods for multi-level memory devices
7688643, Jul 26 1991 SanDisk Technologies LLC Device and method for controlling solid-state memory system
7692233, Jun 06 2005 NEC ELECTRRONICS CORPORATION; Renesas Electronics Corporation Semiconductor device and manufacturing method thereof
7696044, Sep 19 2006 SanDisk Technologies LLC Method of making an array of non-volatile memory cells with floating gates formed of spacers in substrate trenches
7715243, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
7716538, Sep 27 2006 SanDisk Technologies LLC Memory with cell population distribution assisted read margining
7724580, Nov 27 2006 SanDisk Technologies LLC Segmented bitscan for verification of programming
7737483, Dec 06 2005 WODEN TECHNOLOGIES INC Low resistance void-free contacts
7745285, Mar 30 2007 SanDisk Technologies LLC Methods of forming and operating NAND memory with side-tunneling
7747903, Jul 09 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Error correction for memory
7755132, Aug 16 2006 WODEN TECHNOLOGIES INC Nonvolatile memories with shaped floating gates
7773414, Feb 06 2004 SanDisk Technologies LLC Self-boosting system for flash memory cells
7776758, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
7800161, Dec 21 2006 WODEN TECHNOLOGIES INC Flash NAND memory cell array with charge storage elements positioned in trenches
7802132, Aug 17 2007 SK HYNIX NAND PRODUCT SOLUTIONS CORP Technique to improve and extend endurance and reliability of multi-level memory cells in a memory device
7805663, Sep 28 2006 SanDisk Technologies LLC Methods of adapting operation of nonvolatile memory
7807533, Feb 13 2004 SanDisk Technologies LLC Method for forming non-volatile memory with shield plate for limiting cross coupling between floating gates
7818490, Jan 19 2001 SanDisk Technologies LLC Partial block data programming and reading operations in a non-volatile memory
7818653, Sep 28 2006 SanDisk Technologies LLC Methods of soft-input soft-output decoding for nonvolatile memory
7834386, Feb 13 2004 SanDisk Technologies LLC Non-volatile memory with epitaxial regions for limiting cross coupling between floating gates
7834392, Oct 31 2001 SanDisk Technologies LLC Multi-state non-volatile integrated circuit memory systems that employ dielectric storage elements
7839685, May 20 1992 SanDisk Technologies LLC Soft errors handling in EEPROM devices
7840875, May 15 2006 SanDisk Technologies LLC Convolutional coding methods for nonvolatile memory
7847341, Dec 20 2006 SanDisk Technologies LLC Electron blocking layers for electronic devices
7848159, Jan 14 1999 Silicon Storage Technology, Inc. Non-volatile memory systems and methods including page read and/or configuration features
7858472, Aug 08 2001 SanDisk Technologies LLC Scalable self-aligned dual floating gate memory cell array and methods of forming the array
7864570, Mar 30 2006 SanDisk Technologies LLC Self-boosting system with suppression of high lateral electric fields
7882299, Dec 21 2004 SanDisk Technologies LLC System and method for use of on-chip non-volatile memory write cache
7886204, Sep 27 2006 SanDisk Technologies LLC Methods of cell population distribution assisted read margining
7890694, Nov 05 1996 SanDisk Technologies Inc Latched address multi-chunk write to EEPROM
7898868, Aug 07 1997 SanDisk Technologies LLC Multi-state memory
7904780, Nov 03 2006 SanDisk Technologies LLC Methods of modulating error correction coding
7904783, Sep 28 2006 SanDisk Technologies LLC Soft-input soft-output decoder for nonvolatile memory
7904788, Nov 03 2006 SanDisk Technologies LLC Methods of varying read threshold voltage in nonvolatile memory
7910434, Sep 21 2006 SanDisk Technologies LLC Method of reducing coupling between floating gates in nonvolatile memory
7911851, Feb 27 1995 BTG International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
7913061, Dec 30 2003 SanDisk Technologies LLC Non-volatile memory and method with memory planes alignment
7924625, Nov 27 2006 SanDisk Technologies LLC Segmented bitscan for verification of programming
7945759, Dec 30 2003 SanDisk Technologies LLC Non-volatile memory and method with phased program failure handling
7951669, Apr 13 2006 SanDisk Technologies LLC Methods of making flash memory cell arrays having dual control gates per memory cell charge storage element
7962777, Dec 31 2003 SanDisk Technologies LLC Flash memory system startup operation
7968273, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
7970987, Jan 19 2001 SanDisk Technologies LLC Partial block data programming and reading operations in a non-volatile memory
7978533, Sep 17 2001 SanDisk Technologies LLC NAND flash memory with a programming voltage held dynamically in a NAND chain channel region
7994004, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
7996727, Jul 09 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Error correction for memory
8001319, Jun 22 1992 EMERGENCE MEMORY SOLUTIONS LLC Semiconductor storage device
8001441, Nov 03 2006 SanDisk Technologies LLC Nonvolatile memory with modulated error correction coding
8004895, Oct 03 2003 SanDisk Technologies LLC Flash memory data correction and scrub techniques
8031536, Nov 26 1991 EMERGENCE MEMORY SOLUTIONS LLC Storage device employing a flash memory
8040727, Apr 13 1989 SanDisk Technologies LLC Flash EEprom system with overhead data stored in user data sectors
8040744, Jan 05 2009 SanDisk Technologies LLC Spare block management of non-volatile memories
8050095, Oct 03 2003 SanDisk Technologies LLC Flash memory data correction and scrub techniques
8051257, Dec 30 2003 SanDisk Technologies LLC Non-volatile memory and method with control data management
8055972, Mar 14 2004 Western Digital Israel Ltd States encoding in multi-bit flash cells for optimizing error rate
8088483, Jun 08 2004 Nanosys, Inc Process for group 10 metal nanostructure synthesis and compositions made using same
8094500, Jan 05 2009 SanDisk Technologies LLC Non-volatile memory and method with write cache partitioning
8102714, Aug 02 2001 Round Rock Research, LLC Programming methods for multi-level memory devices
8103841, Dec 30 2003 SanDisk Technologies LLC Non-volatile memory and method with non-sequential update block management
8108588, Apr 16 2003 Western Digital Israel Ltd Monolithic read-while-write flash memory device
8117380, Dec 30 2003 SanDisk Technologies LLC Management of non-volatile memory systems having large erase blocks
8125834, Jul 26 1991 SanDisk Technologies LLC Device and method for controlling solid-state memory system
8130549, Oct 24 1996 Round Rock Research, LLC Apparatus and method for detecting over-programming condition in multistate memory device
8143703, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
8151035, Dec 16 2004 SanDisk Technologies LLC Non-volatile memory and method with multi-stream updating
8184478, Sep 27 2006 SanDisk Technologies LLC Apparatus with reduced program disturb in non-volatile storage
8189378, Sep 27 2006 SanDisk Technologies LLC Reducing program disturb in non-volatile storage
8194470, Dec 21 2005 SanDisk Technologies LLC Methods of forming flash device with shared word lines
8239643, Dec 30 2003 SanDisk Technologies LLC Non-volatile memory and method with control data management
8244960, Jan 05 2009 SanDisk Technologies LLC Non-volatile memory and method with write cache partition management methods
8248859, Mar 30 2007 SanDisk Technologies LLC Methods of forming and operating NAND memory with side-tunneling
8288225, Sep 21 2006 SanDisk Technologies LLC Method of reducing coupling between floating gates in nonvolatile memory
8296498, Nov 13 2007 SanDisk Technologies LLC Method and system for virtual fast access non-volatile RAM
8296503, May 26 2009 MEDIATEK INC. Data updating and recovering methods for a non-volatile memory array
8301826, Dec 30 2003 SanDisk Technologies LLC Adaptive mode switching of flash memory address mapping based on host usage characteristics
8316177, Jan 19 2001 SanDisk Technologies LLC Partial block data programming and reading operations in a non-volatile memory
8334180, Oct 28 2002 SanDisk Technologies LLC Flash memory cell arrays having dual control gates per memory cell charge storage element
8364883, Jan 20 2005 SanDisk Technologies LLC Scheduling of housekeeping operations in flash memory systems
8369145, Oct 24 1996 Round Rock Research, LLC Apparatus and method for detecting over-programming condition in multistate memory device
8375146, Aug 09 2004 SanDisk Technologies LLC Ring bus structure and its use in flash memory systems
8381018, May 21 2010 MEDIATEK INC. Method for data recovery for flash devices
8400836, Nov 27 2006 SanDisk Technologies LLC Segmented bitscan for verification of programming
8402203, Dec 31 2009 Seagate Technology LLC Systems and methods for storing data in a multi-level cell solid state storage device
8432750, Jan 14 1999 Silicon Storage Technology, Inc. Non-volatile memory systems and methods including page read and/or configuration features
8472255, Sep 27 2007 SanDisk Technologies LLC Compensation of non-volatile memory chip non-idealities by program pulse adjustment
8473813, Sep 27 2006 SanDisk Technologies LLC Methods of cell population distribution assisted read margining
8504798, Dec 30 2003 SanDisk Technologies LLC Management of non-volatile memory systems having large erase blocks
8507390, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
8509007, Feb 27 2012 Infineon Technologies AG Hybrid read scheme for multi-level data
8558304, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
8563133, Jun 08 2004 WODEN TECHNOLOGIES INC Compositions and methods for modulation of nanostructure energy levels
8570814, Feb 27 1995 MLC Intellectual Property, LLC Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
8607016, Jul 21 2004 SanDisk Technologies LLC FAT analysis for optimized sequential cluster management
8614924, Jan 14 1999 Silicon Storage Technology, Inc. Non-volatile memory systems and methods
8621177, Dec 30 2003 SanDisk Technologies LLC Non-volatile memory and method with phased program failure handling
8631304, Jan 28 2010 Western Digital Israel Ltd Overlapping error correction operations
8686490, Dec 20 2006 SanDisk Technologies LLC Electron blocking layers for electronic devices
8687421, Nov 21 2011 SanDisk Technologies LLC Scrub techniques for use with dynamic read
8700840, Jan 05 2009 SanDisk Technologies LLC Nonvolatile memory with write cache having flush/eviction methods
8706949, Apr 16 2003 Western Digital Israel Ltd Monolithic read-while-write flash memory device
8735226, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
8745322, Dec 30 2003 SanDisk Technologies LLC Management of non-volatile memory systems having large erase blocks
8750045, Jul 27 2012 SanDisk Technologies LLC Experience count dependent program algorithm for flash memory
8871623, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
8981452, Jun 08 2004 WODEN TECHNOLOGIES INC Methods and devices for forming nanostructure monolayers and devices including such monolayers
9149836, Jun 08 2004 WODEN TECHNOLOGIES INC Compositions and methods for modulation of nanostructure energy levels
9214525, Dec 20 2006 SanDisk Technologies LLC Gate stack having electron blocking layers on charge storage layers for electronic devices
9230689, Mar 17 2014 SanDisk Technologies LLC Finding read disturbs on non-volatile memories
9349479, Nov 18 2014 SanDisk Technologies LLC Boundary word line operation in nonvolatile memory
9449682, Jul 14 2005 SAMSUNG ELECTRONICS CO , LTD Reading a multi-bit value from a memory cell
9449700, Feb 13 2015 SanDisk Technologies LLC Boundary word line search and open block read methods with reduced read disturb
9552171, Oct 29 2014 SanDisk Technologies LLC Read scrub with adaptive counter management
9576647, Jul 14 2005 SAMSUNG ELECTRONICS CO , LTD Parallel programming of nonvolatile memory cells
9640263, Jan 14 1999 Silicon Storage Technology, Inc. Non-volatile memory systems and methods
9653154, Sep 21 2015 SanDisk Technologies LLC Write abort detection for multi-state memories
9678877, Mar 08 2004 SanDisk Technologies LLC Flash controller cache architecture
9679652, May 04 2015 PHISON ELECTRONICS CORP. Threshold based multi-level cell programming for reliability improvement
9711230, Oct 25 2013 STMICROELECTRONICS INTERNATIONAL N V Method for writing into and reading a multi-levels EEPROM and corresponding memory device
9817593, Jul 11 2016 SanDisk Technologies LLC Block management in non-volatile memory system with non-blocking control sync system
9899077, Sep 21 2015 SanDisk Technologies LLC Write abort detection for multi-state memories
9899090, Oct 25 2013 STMICROELECTRONICS INTERNATIONAL N V Method for writing into and reading a multi-levels EEPROM and corresponding memory device
9978456, Nov 17 2014 SanDisk Technologies LLC Techniques for reducing read disturb in partially written blocks of non-volatile memory
RE36210, Jun 15 1994 Texas Instruments Incorporated Circuit and method for erasing EEPROM memory arrays to prevent over-erased cells
RE40567, Aug 19 1996 Intel Corporation Flash memory device of capable of sensing a threshold voltage of memory cells on a page mode of operation
RE43417, Jun 19 2002 SanDisk Technologies LLC Deep wordline trench to shield cross coupling between adjacent cells for scaled NAND
Patent Priority Assignee Title
4087795, Sep 20 1974 Siemens Aktiengesellschaft Memory field effect storage device
4181980, May 15 1978 BLUE LEAF I P , INC Acquisition and storage of analog signals
4279024, Jun 30 1978 Siemens Aktiengesellschaft Word-by-word electrically reprogrammable nonvolatile memory
4357685, Sep 28 1979 SGS-ATES Componenti Elettronici S.p.A. Method of programming an electrically alterable nonvolatile memory
4448400, Jul 13 1981 Highly scalable dynamic RAM cell with self-signal amplification
4652897, Jul 13 1984 Hitachi, LTD Semiconductor memory device
4667217, Apr 19 1985 MagnaChip Semiconductor, Ltd Two bit vertically/horizontally integrated memory cell
EP251889,
JP60493,
JP86777,
JP158141,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
May 09 2001HARARI, ELIYAHOUSanDisk CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0117830928 pdf
Mar 24 2016SanDisk CorporationSanDisk Technologies IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0384380904 pdf
May 16 2016SanDisk Technologies IncSanDisk Technologies LLCCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0388070980 pdf
Date Maintenance Fee Events
Jan 26 1995ASPN: Payor Number Assigned.
Feb 03 1995M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Feb 26 1999M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Mar 12 2003REM: Maintenance Fee Reminder Mailed.
Apr 11 2003M1553: Payment of Maintenance Fee, 12th Year, Large Entity.
Apr 11 2003M1556: 11.5 yr surcharge- late pmt w/in 6 mo, Large Entity.


Date Maintenance Schedule
Aug 27 19944 years fee payment window open
Feb 27 19956 months grace period start (w surcharge)
Aug 27 1995patent expiry (for year 4)
Aug 27 19972 years to revive unintentionally abandoned end. (for year 4)
Aug 27 19988 years fee payment window open
Feb 27 19996 months grace period start (w surcharge)
Aug 27 1999patent expiry (for year 8)
Aug 27 20012 years to revive unintentionally abandoned end. (for year 8)
Aug 27 200212 years fee payment window open
Feb 27 20036 months grace period start (w surcharge)
Aug 27 2003patent expiry (for year 12)
Aug 27 20052 years to revive unintentionally abandoned end. (for year 12)