The present invention provides a wafer metrology pattern integrating both overlay and critical dimension features for SEM or AFM measurements. The present invention provides an improved test mask target which contains lines measuring 0.25 μm, 0.3 μm, and 0.5 μm. The spaces between the lines can be adjusted accordingly. The improved test mask target provides a pattern that combines the wafer critical dimension and box-in-box overlay targets into a single structure. As a result, the pattern may be used for both overlay and critical dimension verifications in a single AMF or SEM measurement. More precisely, wafer overlay and critical dimension disposition may be made simultaneously, reducing the need to perform multiple measurements at each testing step.

Patent
   5701013
Priority
Jun 07 1996
Filed
Jun 07 1996
Issued
Dec 23 1997
Expiry
Jun 07 2016
Assg.orig
Entity
Large
94
7
EXPIRED
1. A wafer metrology pattern for use in a critical dimension analysis of a semiconductor device configuration comprising:
a first central section for providing a central reference point;
a plurality of sections positioned concentrically around said central section including a plurality of spaces between each of said plurality of sections; and
a plurality of compensating lines positioned radially about at least two particular plurality of said sections to compensate for said plurality of spaces.
13. A wafer metrology pattern for use in critical dimension analysis of high density memory cell configuration comprising:
a first central section for providing a central reference point;
a first section positioned concentrically around said central section, said first section being generally L-shaped;
a second section positioned concentrically around said central section, said second section being generally rectangularly shaped;
a third section positioned concentrically around said central section, said third section being generally rectangularly shaped; and
a plurality of compensating lines positioned radially about at least two of said first section, said second section and said third section.
18. A wafer metrology pattern for use in critical dimension analysis of high density memory cell configuration that combines overlay and critical dimension features comprising:
a first central section for providing a central reference point;
a first section positioned concentrically around said central section, said first section being generally L-shaped having a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis;
a second section positioned concentrically around said central section, said second section being generally rectangularly shaped having a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis;
a third section positioned concentrically around said central section, said third section being generally rectangularly shaped having a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis; and
a plurality of compensating lines positioned radially about at least two of said first section, said second section and said third section, one of said plurality of compensating lines having a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis and another of said plurality of compensating lines having a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis.
2. The wafer metrology pattern according to claim 1 wherein one of said plurality of sections is generally L-shaped.
3. The wafer metrology pattern according to claim 1 wherein one of said plurality of section is generally rectangularly shaped.
4. The wafer metrology pattern according to claim 1 wherein two of said plurality of sections are generally rectangularly shaped each having a fixed width.
5. The wafer metrology pattern according to claim 1 wherein two of said plurality of sections are rectangular shaped each having a fixed width and one of said plurality of sections is generally L-shaped having a fixed width.
6. The wafer metrology pattern according to claim 5 wherein said fixed width of said plurality of sections and said fixed width of said L shaped pattern are equal.
7. The wafer metrology pattern according to claim 1 wherein said plurality of compensating lines are rectangular shaped each having a fixed width.
8. The wafer metrology pattern according to claim 7 wherein said fixed width of said plurality of compensating lines is less than said fixed width of said plurality of sections.
9. The wafer metrology pattern according to claim 7 wherein said fixed width of said plurality of compensating lines is less than 1/2 of said fixed width of said plurality of sections.
10. The wafer metrology pattern according to claim 5 wherein said fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis.
11. The wafer metrology pattern according to claim 7 wherein said fixed width of one of said compensating lines is sufficient to provide adequate space for said critical dimension analysis.
12. The wafer metrology pattern according to claim 7 wherein said fixed width of another one of said compensating lines is sufficient to provide adequate space for said critical dimension analysis.
14. The wafer metrology pattern according to claim 13 wherein said first section has a fixed width of said L-shape is sufficient to provide adequate space for said critical dimension analysis.
15. The wafer metrology pattern according to claim 13 wherein said second and third sections have a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis.
16. The wafer metrology pattern according to claim 13 wherein one of said plurality of compensating lines has a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis.
17. The wafer metrology pattern according to claim 12 wherein one of said plurality of compensating lines has a fixed width of said rectangular shape is sufficient to provide adequate space for said critical dimension analysis.

The present invention generally relates to overlay and critical dimension measurements and, more particularly, to a wafer metrology pattern integrating both overlay and critical dimension features for measurement of the variation of orthogonal errors in a step-and-repeat lithographic system.

It is desirable to produce memory devices using large scale integration (LSI) or very large scale integration (VLSI) to fabricate extremely complex electrical circuits on a single chip of silicon. The reduction of the size of memory cell dimensions has ignited a revolution in the design and manufacture of countless semiconductor devices. A photolithography step is frequently utilized which is a process by which a microscopic pattern is transferred from a photomask to the silicon wafer surface of an integrated circuit. A typical photolithographic system uses a step-and-repeat process to gradually transfer the masking pattern from a macroscopic prototype to a microscopic, or chip level, implementation. The process involves many iterations of individual reductions. Each individual reduction may introduce errors into the final mask. Conventional means of monitoring and correcting such inherent errors fail to provide the needed resolution and measurement accuracy when implemented with extremely small chip designs.

To meet the objective of increasing the density of memory cells or components on a chip, semiconductor processing engineers continue to refine wafer processing methodologies. Of particular importance is the patterning techniques through which individual regions of the semiconductor structure are defined. In an effort to increase the number of components in the semiconductor structure, integrated circuit configurations have evolved into complex three dimensional topographies comprised of the wafer material itself in an overlay.

As device and memory cell dimensions continue to shrink, the requirement for overlay measurement accuracy to compensate processing inaccuracies previously described continues to increase. Conventional optical overlay measurement tools cannot provide the needed resolution and measurement accuracy for the continually reducing memory cell dimensions. For example, for a 0.25 μm design rule, the overlay specification will be in the range of 0.025 μm. As a result, overlay measurements have to utilize AFM (Atomic Force Microscopy) or SEM (Scanning Electron Microscopy) metrology techniques in order to verify measurement accuracy.

Using conventional techniques, conventional wafer product overlay measurements employ test mask targets (e.g., box-in-box and critical dimension (CD)) in different areas of the silicon wafer. These test mask targets are often laid out in the peripheral regions of the chip. These measurements are needed to verify the accuracy of the wafer components by comparing shifts in the box centerlines to a process average. With conventional techniques, wafer dimensional quality disposition or diagnostics cannot be made until both the box-in-box and the critical dimension targets are taken on an appropriate number of cells within the memory array. Since this process requires two separate measurement steps, as well as a comparison between the measurements, the procedure is cumbersome. The diagnostic process is exaggerated with the increased density of memory cell arrays and tends to seriously hamper the implementation of a totally automated fabrication and manufacturing process.

Referring to FIG. 1, a conventional box-in-box pattern 10 is shown. The box-in-box pattern 10 comprises an overlay 12 and an overlay 14. The overlay 12 has a width of 3.0 μm (e.g., w=3.0 μm). Similarly, the overlay 14 has a 3.0 μm width. As a result of the limitations of measurement devices, the box-in-box pattern 10 cannot be used for critical dimension disposition requiring 0.5 μm, 0.3 μm, or 0.25 μm lines, which are generally required for higher density, new generation, VLSI devices.

It is therefore an object of the present invention to provide a wafer metrology pattern that permits a large portion of a silicon wafer scribe line area to be sampled for critical dimension size variation analysis with no increase in inspection time.

It is another object of the present invention to provide a wafer metrology pattern that permits high measurement accuracy and efficiency that is more conducive to an automated production facility.

It is a further object of the present invention to provide a wafer metrology pattern that improves the quality and efficiency of wafer product disposition in a semiconductor manufacturing process.

It is still another object of the present invention to provide a wafer metrology pattern that combines both the wafer critical dimension and the box-in-box overlay targets into a single structure, reducing the need to perform multiple measurements at each testing step.

It is yet another object of the present invention to provide a wafer metrology pattern to be used for both overlay and critical dimension verifications in a single AMF or SEM measurement step where the overlay and critical dimension disposition may be made simultaneously.

The present invention provides a wafer metrology pattern integrating both overlay and critical dimension features for SEM or AFM measurements. The present invention provides an improved test mask target which may contain lines measuring 0.25 μm, 0.3 μm and 0.5 μm. The spaces between the lines can be adjusted accordingly. The improved test mask target provides a pattern that combines the wafer critical dimension and box-in-box overlay targets into a single structure. As a result, the pattern may be used for both overlay and critical dimension verifications in a single AMF or SEM measurement. More precisely, wafer overlay and critical dimension disposition may be made simultaneously, reducing the need to perform multiple measurements at each testing step.

These and other objects, features and advantages of the present invention will become apparent from the following detailed description and the appended drawings in which:

FIG. 1 is a conceptual diagram of a prior art box-in-box wafer metrology pattern;

FIG. 2 is a conceptual diagram of a wafer metrology pattern of the presently preferred embodiment of the invention;

FIG. 3 is a conceptual diagram of a wafer metrology pattern of a first alternate embodiment of the invention; and

FIG. 4 is a conceptual diagram of a wafer metrology pattern of a second alternate embodiment of the invention.

Referring to FIG. 2, a conceptual diagram of a new wafer metrology test mask target pattern 30 is shown in accordance with a presently preferred embodiment of the invention. The wafer metrology pattern 30 combines both overlay and critical dimension features. The wafer metrology pattern 30 generally comprises a first section 32, a second section 34, a third section 36, a fourth section 38, a fifth section 40 and a sixth section 42. The first section 32 comprises a line having a width measuring 0.25 μm or a width sufficient to provide adequate space for the critical dimension analysis. The second section 34 is a generally L-shaped section that comprises a line having a width of 0.5 μm or a width sufficient to provide adequate space for the critical dimension analysis. The third section 36 is a line having a width of approximately 0.5 μm or a width sufficient to provide adequate space for the critical dimension analysis. The fourth section 38 is a line having a width of 0.30 μm or a width sufficient to provide adequate space for the critical dimension analysis. The fifth section 40 is a line having a width of 0.25 μm or a width sufficient to provide adequate space for the critical dimension analysis. The sixth section 42 is an overlay section that provides an orientation basis for the wafer metrology pattern 30 to be oriented. The second section 34, the third section 36 and the fourth section 40 are positioned in a generally concentric fashion about the sixth section 42. The first section 32 and the fourth section 38 are compensating lines positioned radially about the second section 34 and the third section 36. It should be noted that additional compensating lines may be implemented according to the design criteria of a particular application. It should also be noted that the widths indicated for the first section 32, the second section 34, the third section 36, the fourth section 38 and the fifth section are given for illustrative purposes only. Other widths may be used to fit the design criteria of a particular application.

Dimensions can be measured with a metrology tool which utilizes the atomic force microprobe (AFM). The AFM can measure trench depth and width of the sections 32-42. One such system incorporates a two-dimensional length measurement system, such as a two-axis laser interferometer, in addition to a two-dimensional laser heterodyne system which detects the change in resonance of the vibrating probe tip as it approaches the surface. The probe tip may be vibrated in either the horizontal or vertical direction depending upon which surface (e.g., trench wall or bottom) is being approached. The mean position of the probe tip is held stationary while the wafer or other part being measured is moved parallel or perpendicular to its surface and the displacement is measured.

It should be noted that since E-beam systems are used for mask making, control of the line width is known to be asymmetric about a nominal center line position. The capability of performing overlay analysis on narrower lines is a major benefit since the degree of asymmetry is a percentage of the line width. As the width of the lines decreases, the apparent placement error also decreases, which produces an improvement in the wafer's apparent overlay. The wafer metrology pattern 30 takes advantage of these reduced degree percentage of line width errors for the narrower lines. The spaces between the first section 32, the second section 34, the third section 36, the fourth section 38, the fifth section 40 and the sixth section 42 can be adjusted according to the design criteria of a particular application. Additionally, the new wafer metrology pattern 30 permits a larger portion of wafer scribe line area to be sampled for critical dimension size variation analysis. This causes no increase in inspection time and is useful when diagnosing problems involving the materials used, the processing steps or the hardware.

FIG. 3 and FIG. 4 show two alternate embodiments of the present invention. FIG. 3 shows a conceptual diagram of a wafer metrology test mask target pattern 50 in accordance with a first alternate embodiment of the present invention. In this embodiment, the L-shaped section 34 shown in FIG. 2 is replaced by two rectangular sections 52 and 54. FIG. 4 shows a conceptual diagram of a wafer metrology test mask target pattern 60 in accordance with a second alternate embodiment of the present invention. In this alternate embodiment, the overlay section 42 shown in FIG. 2 is replaced a rectangular frame section 62.

While the invention has been particularly shown and described with reference to a preferred and two alternate embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.

Hsia, Liang-Choo, Chang, Thomas

Patent Priority Assignee Title
10451412, Apr 22 2016 KLA-Tencor Corporation Apparatus and methods for detecting overlay errors using scatterometry
10488768, Sep 07 2017 ASML Netherlands B.V. Beat patterns for alignment on small metrology targets
10527954, Aug 03 2010 KLA-Tencor Corporation Multi-layer overlay metrology target and complimentary overlay metrology measurement systems
10546790, Mar 01 2016 ASML NETHERLANDS B V Method and apparatus to determine a patterning process parameter
10615084, Mar 01 2016 ASML NETHERLANDS B V Method and apparatus to determine a patterning process parameter, associated with a change in a physical configuration, using measured pixel optical characteristic values
10811323, Mar 01 2016 ASML NETHERLANDS B V Method and apparatus to determine a patterning process parameter
10890436, Jul 19 2011 KLA Corporation Overlay targets with orthogonal underlayer dummyfill
11100272, Aug 17 2018 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Wafer-to-design image analysis (WDIA) system
11101184, Mar 01 2016 ASML Netherlands B.V. Method and apparatus to determine a patterning process parameter
11101185, Mar 01 2016 ASML Netherlands B.V. Method and apparatus to determine a patterning process parameter
11119414, Dec 17 2013 ASML Netherlands B.V. Yield estimation and control
11145557, Mar 01 2016 ASML Netherlands B.V. Method and apparatus to determine a patterning process parameter
11710668, Mar 01 2016 ASML Netherlands B.V. Method and apparatus to determine a patterning process parameter
11728224, Mar 01 2016 ASML Netherlands B.V. Method and apparatus to determine a patterning process parameter
11784098, Mar 01 2016 ASML Netherlands B.V. Method and apparatus to determine a patterning process parameter
5898228, Oct 03 1997 Bell Semiconductor, LLC On-chip misalignment indication
5926720, Sep 08 1997 Bell Semiconductor, LLC Consistent alignment mark profiles on semiconductor wafers using PVD shadowing
5966613, Sep 08 1997 Bell Semiconductor, LLC Consistent alignment mark profiles on semiconductor wafers using metal organic chemical vapor deposition titanium nitride protective
5981352, Sep 08 1997 Bell Semiconductor, LLC Consistent alignment mark profiles on semiconductor wafers using fine grain tungsten protective layer
6060787, Sep 08 1997 Bell Semiconductor, LLC Consistent alignment mark profiles on semiconductor wafers using fine grain tungsten protective layer
6093640, Jan 11 1999 Taiwan Semiconductor Manufacturing Company Overlay measurement improvement between damascene metal interconnections
6118185, May 06 1998 Taiwan Semiconductor Manufacturing Company Segmented box-in-box for improving back end overlay measurement
6157087, Sep 08 1997 Bell Semiconductor, LLC Consistent alignment mark profiles on semiconductor wafers using metal organic chemical vapor deposition titanium nitride protective layer
6221681, Oct 03 1997 Bell Semiconductor, LLC On-chip misalignment indication
6239499, Sep 08 1997 Bell Semiconductor, LLC Consistent alignment mark profiles on semiconductor wafers using PVD shadowing
6330355, Apr 01 1999 Taiwan Semiconductor Manufacturing Company Frame layout to monitor overlay performance of chip composed of multi-exposure images
6362491, Oct 01 1999 Taiwan Semiconductor Manufacturing Company Method of overlay measurement in both X and Y directions for photo stitch process
6368879, Sep 22 1999 GLOBALFOUNDRIES Inc Process control with control signal derived from metrology of a repetitive critical dimension feature of a test structure on the work piece
6407396, Jun 24 1999 GLOBALFOUNDRIES Inc Wafer metrology structure
6436595, Feb 08 2001 International Business Machines Corporation Method of aligning lithographically printed product layers using non-zero overlay targets
6440759, Jun 29 2001 Infineon Technologies AG Method of measuring combined critical dimension and overlay in single step
6452284, Jun 22 2000 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Semiconductor device substrate and a process for altering a semiconductor device
6462818, Jun 22 2000 KLA-Tencor Overlay alignment mark design
6479820, Apr 25 2000 GLOBALFOUNDRIES Inc Electrostatic charge reduction of photoresist pattern on development track
6486954, Sep 01 2000 KLA-Tencor Technologies Corporation Overlay alignment measurement mark
6532428, Oct 07 1999 GLOBALFOUNDRIES Inc Method and apparatus for automatic calibration of critical dimension metrology tool
6535774, Aug 12 1999 GLOBALFOUNDRIES Inc Incorporation of critical dimension measurements as disturbances to lithography overlay run to run controller
6537708, Jan 31 2001 PHOTRONICS, INC Electrical critical dimension measurements on photomasks
6580505, Jun 22 2000 KLA-Tencor Corporation Overlay alignment mark design
6620563, Mar 08 2001 Freescale Semiconductor, Inc Lithography method for forming semiconductor devices on a wafer utilizing atomic force microscopy
6668449, Jun 25 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of making a semiconductor device having an opening in a solder mask
6694284, Sep 20 2000 KLA-TENCOR, INC Methods and systems for determining at least four properties of a specimen
6716559, Dec 13 2001 GOOGLE LLC Method and system for determining overlay tolerance
6730444, Jun 05 2001 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Needle comb reticle pattern for critical dimension and registration measurements using a registration tool and methods for using same
6822342, Aug 30 2000 Micron Technology, Inc. Raised-lines overlay semiconductor targets and method of making the same
6872630, Jun 12 2002 Taiwan Semiconductor Manufacturing Company Using V-groove etching method to reduce alignment mark asymmetric damage in integrated circuit process
6894783, Jun 22 2000 KLA-Tencor Corporation Overlay alignment mark design
6914017, Aug 30 2000 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Residue free overlay target
6921916, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
6985618, Jun 27 2001 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
7013559, Jun 25 2001 Micron Technology, Inc. Method of fabricating a semiconductor device package
7019223, Jun 25 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Solder resist opening to define a combination pin one indicator and fiducial
7031894, Jan 16 2002 TOKYO ELECTRON AMERICA, INC Generating a library of simulated-diffraction signals and hypothetical profiles of periodic gratings
7068833, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
7075639, Apr 25 2003 KLA-Tencor Technologies Corporation Method and mark for metrology of phase errors on phase shift masks
7095885, Mar 01 2000 Micron Technology, Inc.; Sandia Corporation Method for measuring registration of overlapping material layers of an integrated circuit
7102749, Jun 22 2000 KLA-Tencor Overlay alignment mark design
7146720, Jun 25 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Fabricating a carrier substrate by using a solder resist opening as a combination pin one indicator and fiducial
7177457, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
7180189, Feb 20 2002 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Abberation mark and method for estimating overlay error and optical abberations
7181057, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
7263768, Jun 25 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of making a semiconductor device having an opening in a solder mask
7274814, Aug 30 2000 KLA-Tencor Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
7317824, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
7335571, Jun 25 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of making a semiconductor device having an opening in a solder mask
7346878, Jul 02 2003 KLA-Tencor Technologies Corporation Apparatus and methods for providing in-chip microtargets for metrology or inspection
7349090, Sep 20 2000 KLA-TENCOR, INC Methods and systems for determining a property of a specimen prior to, during, or subsequent to lithography
7349752, Feb 06 2004 Integrated Device Technology, Inc. Dynamically coupled metrology and lithography
7355291, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
7368206, Jun 15 2001 Nikon Corporation Automated overlay metrology system
7368208, Apr 25 2003 KLA-Tencor Technologies Corp. Measuring phase errors on phase shift masks
7425396, Sep 30 2003 Polaris Innovations Limited Method for reducing an overlay error and measurement mark for carrying out the same
7460981, Oct 26 2004 KLA-Tencor Technologies Corp. Methods and systems for determining a presence of macro and micro defects on a specimen
7463367, Jul 13 2004 Micron Technology, Inc. Estimating overlay error and optical aberrations
7557921, Jan 14 2005 KLA-Tencor Technologies Corporation Apparatus and methods for optically monitoring the fidelity of patterns produced by photolitographic tools
7608468, Jul 02 2003 KLA-Tencor Technologies Corporation Apparatus and methods for determining overlay and uses of same
7693682, Nov 29 2006 Samsung Electronics Co., Ltd. Method for measuring critical dimensions of a pattern using an overlay measuring apparatus
7751046, Sep 20 2000 KLA-Tencor Technologies Corp Methods and systems for determining a critical dimension and overlay of a specimen
7804994, Feb 15 2002 KLA-Tencor Technologies Corporation Overlay metrology and control method
7876438, Jul 02 2003 KLA-Tencor Technologies Corporation Apparatus and methods for determining overlay and uses of same
7879627, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks and methods of manufacturing such marks
8138498, Aug 30 2000 KLA-Tencor Corporation Apparatus and methods for determining overlay of structures having rotational or mirror symmetry
8179530, Sep 20 2000 KLA-Tencor Technologies Corp. Methods and systems for determining a critical dimension and overlay of a specimen
8330281, Aug 30 2000 KLA-Tencor Technologies Corporation Overlay marks, methods of overlay mark design and methods of overlay measurements
8502979, Sep 20 2000 KLA-Tencor Technologies Corp. Methods and systems for determining a critical dimension and overlay of a specimen
8513625, Jan 12 1999 Applied Materials, Inc. Track-based metrology method and apparatus
8823936, Nov 11 2011 Shanghai Huali Microelectronics Corporation Structure for critical dimension and overlay measurement
9182680, Aug 30 2000 KLA-Tencor Corporation Apparatus and methods for determining overlay of structures having rotational or mirror symmetry
9318399, Dec 19 2013 GLOBALFOUNDRIES Singapore Pte. Ltd. Semiconductor wafers employing a fixed-coordinate metrology scheme and methods for fabricating integrated circuits using the same
9347879, Aug 30 2000 KLA-Tencor Corporation Apparatus and methods for detecting overlay errors using scatterometry
9702693, Aug 30 2000 KLA-Tencor Corporation Apparatus for measuring overlay errors
9927718, Aug 03 2010 KLA-Tencor Corporation Multi-layer overlay metrology target and complimentary overlay metrology measurement systems
9971203, Oct 17 2014 BEIJING TECHNOLOGY GROUP CO , LTD ; BEIJING BOE OPTOELECTRONICS TECHNOLOGY CO , LTD ; BOE TECHNOLOGY GROUP CO , LTD Display substrate and display device
RE45245, Aug 30 2000 KLA-Tencor Corporation Apparatus and methods for determining overlay of structures having rotational or mirror symmetry
Patent Priority Assignee Title
5180150, Jan 24 1992 INTEGRATED PROCESS EQUIPMENT CORP Apparatus for providing consistent registration of semiconductor wafers
5208648, Mar 11 1991 INTERNATIONAL BUSINESS MACHINES CORPORATION A CORP OF NY Apparatus and a method for high numerical aperture microscopic examination of materials
5220403, Mar 11 1991 International Business Machines Corporation Apparatus and a method for high numerical aperture microscopic examination of materials
5298975, Sep 27 1991 GLOBALFOUNDRIES Inc Combined scanning force microscope and optical metrology tool
5352249, Aug 28 1992 INTEGRATED PROCESS EQUIPMENT CORP Apparatus for providing consistent, non-jamming registration of semiconductor wafers
5365072, Aug 30 1993 UNITED STATES OF AMERICA, THE, AS REPRESENTED BY THE SECRETARY OF THE NAVY Repositionable substrate for microscopes
5474647, Nov 15 1993 INTEGRATED PROCESS EQUIPMENT CORP Wafer flow architecture for production wafer processing
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
May 02 1996HSIA, LIANG-CHOOMOSEL VITELIC, INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0080370241 pdf
May 02 1996CHANG, THOMASMOSEL VITELIC, INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0080370241 pdf
Jun 07 1996Mosel Viltelic, Inc.(assignment on the face of the patent)
Apr 27 2004MOSEL VITELIC, INC Promos Technologies IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0153340772 pdf
Date Maintenance Fee Events
Jul 17 2001REM: Maintenance Fee Reminder Mailed.
Sep 28 2001M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Sep 28 2001M186: Surcharge for Late Payment, Large Entity.
Aug 30 2002ASPN: Payor Number Assigned.
Jun 08 2005M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Jun 29 2009REM: Maintenance Fee Reminder Mailed.
Dec 23 2009EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Dec 23 20004 years fee payment window open
Jun 23 20016 months grace period start (w surcharge)
Dec 23 2001patent expiry (for year 4)
Dec 23 20032 years to revive unintentionally abandoned end. (for year 4)
Dec 23 20048 years fee payment window open
Jun 23 20056 months grace period start (w surcharge)
Dec 23 2005patent expiry (for year 8)
Dec 23 20072 years to revive unintentionally abandoned end. (for year 8)
Dec 23 200812 years fee payment window open
Jun 23 20096 months grace period start (w surcharge)
Dec 23 2009patent expiry (for year 12)
Dec 23 20112 years to revive unintentionally abandoned end. (for year 12)