A multi-layered gate for use in a CMOS or CCD imager formed with a second gate at least partially overlapping it. The multi-layered gate is a complete gate stack having an insulating layer, a conductive layer, an optional silicide layer, and a second insulating layer, and has a second gate formed adjacent to it which has a second conductive layer that extends at least partially over the surface of the multi-layered gate. The multi-layered gate has improved insulation, thereby resulting in fewer shorts between the conductive layers of the two gates. Also disclosed are processes for forming the multi-layered gate and the overlapping gate.
|
37. A pixel sensor cell for use in an imaging device, said pixel sensor cell comprising:
a photosensitive region of a first conductivity type formed in a substrate; a floating diffusion region of a second conductivity type formed in the substrate and spaced from said photosensitive region; a first insulating layer formed on the substrate; a first gate formed on said first insulating layer over said photosensitive region, said first gate comprising a first conductive layer on said first insulating layer, a second insulating layer on the first conductive layer, and insulating spacers formed on the sides of said first gate; and a second gate formed on said first insulating layer, said second gate comprising a semitransparent conductive layer formed on said first insulating layer and extending at least partially over said first gate.
52. A pixel sensor cell for use in an imaging device, said pixel sensor cell comprising:
a photosensitive region of a first conductivity type formed in a substrate; a floating diffusion region of a second conductivity type formed in the substrate and spaced from said photosensitive region; a first insulating layer formed on the substrate; a first gate formed on said first insulating layer over said photosensitive region, said first gate comprising a first conductive layer on said first insulating layer, a second insulating layer on the first conductive layer, and insulating spacers formed on the sides of said first gate; and a second gate formed on said second insulating layer, said second gate comprising a semitransparent conductive layer formed on said second insulating layer and extending at least partially over said first gate.
1. A pixel sensor cell for use in an imaging device, said pixel sensor cell comprising:
a photosensitive region of a first conductivity type formed on a substrate; a floating diffusion region of a second conductivity type formed in the substrate and spaced from said photosensitive region; a first insulating layer formed on said substrate; a first gate formed on said first insulating layer over said photosensitive region, said first gate comprising a first conductive layer on a first portion of said first insulating layer, a second insulating layer on the first conductive layer, and insulating spacers for defining structure in said substrate, said insulating spacers being formed on the sides of said first gate; and a second gate formed on a second portion of said first insulating layer, said second portion of said first insulating layer overlying said structure in said substrate, and said second gate comprising a semitransparent conductive layer formed on said second insulating layer and extending at least partially over said first gate.
2. The pixel sensor cell of
3. The pixel sensor cell of
4. The pixel sensor cell of
7. The pixel sensor cell of
8. The pixel sensor cell of
9. The pixel sensor cell of
10. The pixel sensor cell of
11. The pixel sensor cell of
17. The pixel sensor cell of
21. The pixel sensor cell of
22. The pixel sensor cell of
23. The pixel sensor cell of
24. The pixel sensor cell of
25. The pixel sensor of
26. The pixel sensor cell of
29. The pixel sensor cell of
30. The pixel sensor cell of
33. The pixel sensor cell of
34. The pixel sensor cell of
35. The pixel sensor cell of
36. The pixel sensor cell of
38. The pixel sensor cell of
39. The pixel sensor cell of
40. The pixel sensor cell of
41. The pixel sensor cell of
42. The pixel sensor cell of
43. The pixel sensor cell of
44. The pixel sensor cell of
47. The pixel sensor cell of
50. The pixel sensor cell of
51. The pixel sensor cell of
53. The pixel sensor cell of
54. The pixel sensor cell of
55. The pixel sensor cell of
56. The pixel sensor cell of
57. The pixel sensor cell of
58. The pixel sensor cell of
59. The pixel sensor cell of
62. The pixel sensor cell of
65. The pixel sensor cell of
66. The pixel sensor cell of
|
The present invention relates generally to improved semiconductor imaging devices and in particular to a silicon imaging device having a multilayered gate and a second gate which overlaps the multi-layered gate, and that can be fabricated using a standard CMOS process.
There are a number of different types of semiconductor-based imagers, including charge coupled devices (CCDs), photodiode arrays, charge injection devices and hybrid focal plane arrays. CCD technology is often employed for image acquisition and enjoys a number of advantages which makes it the incumbent technology, particularly for small size imaging applications. CCDs are capable of large formats with small pixel size and they employ low noise charge domain processing techniques.
However, CCD imagers also suffer from a number of disadvantages. For example, they are susceptible to radiation damage, they exhibit destructive read-out over time, they require good light shielding to avoid image smear and they have a high power dissipation for large arrays. Additionally, while offering high performance, CCD arrays are difficult to integrate with CMOS processing in part due to a different processing technology and to their high capacitances, complicating the integration of on-chip drive and signal processing electronics with the CCD array. While there have been some attempts to integrate on-chip signal processing with CCD arrays, these attempts have not been entirely successful. CCDs also must transfer an image by line charge transfers from pixel to pixel, requiring that the entire array be read out into a memory before individual pixels or groups of pixels can be accessed and processed. This takes time. CCDs may also suffer from incomplete charge transfer from pixel to pixel which results in image smear.
Because of the inherent limitations in CCD technology, there is an interest in CMOS imagers for possible use as low cost imaging devices. A fully compatible CMOS sensor technology enabling a higher level of integration of an image array with associated processing circuits would be beneficial to many digital applications such as, for example, in cameras, scanners, machine vision systems, vehicle navigation systems, video telephones, computer input devices, surveillance systems, auto focus systems, star trackers, motion detection systems, image stabilization systems and data compression systems for high-definition television.
The advantages of CMOS imagers over CCD imagers are that CMOS imagers have a low voltage operation and low power consumption; CMOS imagers are compatible with integrated on-chip electronics (control logic and timing, image processing, and signal conditioning such as A/D conversion); CMOS imagers allow random access to the image data; and CMOS imagers have lower fabrication costs as compared with the conventional CCD because standard CMOS processing techniques can be used. Additionally, low power consumption is achieved for CMOS imagers because only one row of pixels at a time needs to be active during the readout and there is no charge transfer (and associated switching) from pixel to pixel during image acquisition. On-chip integration of electronics is particularly advantageous because of the potential to perform many signal conditioning functions in the digital domain (versus analog signal processing) as well as to achieve a reduction in system size and cost.
A CMOS imager circuit includes a focal plane array of pixel cells, each one of the cells including either a photogate, photoconductor or a photodiode overlying a substrate for accumulating photo-generated charge in the underlying portion of the substrate. A readout circuit is corrected to each pixel cell and includes at least an output field effect transistor formed in the substrate and a charge transfer section formed on the substrate adjacent the photogate, photoconductor or photodiode having a sensing node, typically a floating diffusion node, connected to the gate of an output transistor. The imager may include at least one electronic device such as a transistor for transferring charge from the underlying portion of the substrate to the floating diffusion node and one device, also typically a transistor, for resetting the node to a predetermined charge level prior to charge transference.
In a CMOS imager, the active elements of a pixel cell perform the necessary functions of (1) photon to charge conversion; (2) accumulation of image charge; (3) transfer of charge to the floating diffusion node accompanied by charge amplification; (4) resetting the floating diffusion node to a known state before the transfer of charge to it; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge. Photo charge may be amplified when it moves from the initial charge accumulation region to the floating diffusion node. The charge at the floating diffusion node is typically converted to a pixel output voltage by a source follower output transistor. The photosensitive element of a CMOS imager pixel is typically either a depleted p-n junction photodiode or a field induced depletion region beneath a photogate or photoconductor. For photodiodes, image lag can be eliminated by completely depleting the photodiode upon readout.
CMOS imagers of the type discussed above are generally known as discussed, for example, in Nixon et al., "256×256 CMOS Active Pixel Sensor Camera-on-a-Chip," IEEE Journal of Solid-State Circuits, Vol. 31(12), pp. 2046-2050 (1996); Mendis et al., "CMOS Active Pixel Image Sensors," IEEE Transactions on Electron Devices, Vol. 41(3), pp. 452-453 (1994), as well as U.S. Pat. Nos. 5,708,263 and 5,471,515, which are herein incorporated by reference.
To provide context for the invention, an exemplary CMOS imaging circuit is described below with reference to FIG. 1. The circuit described below, for example, includes a photogate for accumulating photo-generated charge in an underlying portion of the substrate. It should be understood that the CMOS imager may include a photodiode or other image to charge converting device, in lieu of a photogate, as the initial accumulator for photo-generated charge.
Reference is now made to
The photodetector circuit 14 is shown in part as a cross-sectional view of a semiconductor substrate 16 typically a p-type silicon, having a surface well of p-type material 20. An optional layer 18 of p-type material may be used if desired, but is not required. Substrate 16 may be formed of; for example, Si, SiGe, Ge, or GC. Typically the entire substrate 16 is p-type doped silicon substrate and may contain a surface p-well 20 (with layer 18 omitted), but many other options are possible, such as, for example p on p- substrates, p on p+ substrates, p-wells in n-type substrates or the like. The terms wafer or substrate used in the description includes any semiconductor-based structure having an exposed surface in which to form the circuit structure used in the invention. Wafer and substrate are to be understood as including silicon-on-insulator (SOI) technology, silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a wafer or substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure or foundation.
An insulating layer 22 such as, for example, silicon dioxide is formed on the upper surface of p-well 20. The p-type layer may be a p-well formed in substrate 16. A photogate 24 thin enough to pass radiant energy or of a material which passes radiant energy is formed on the insulating layer 22. The photogate 24 receives an applied control signal PG which causes the initial accumulation of pixel charges in n+ region 26. The n+ type region 26, adjacent one side of photogate 24, is formed in the upper surface of p-well 20. A transfer gate 28 is formed on insulating layer 22 between n+ type region 26 and a second n+ type region 30 formed in p-well 20. The n+ regions 26 and 30 and transfer gate 28 form a charge transfer transistor 29 which is controlled by a transfer signal TX. The n+ region 30 is typically called a floating diffusion region. It is also a node for passing charge accumulated thereat to the gate of a source follower transistor 36 described below.
A reset gate 32 is also formed on insulating layer 22 adjacent and between n+ type region 30 and another n+ region 34 which is also formed in p-well 20. The reset gate 32 and n+ regions 30 and 34 form a reset transistor 31 which is controlled by a reset signal RST. The n+ type region 34 is coupled to voltage source VDD, e.g., 5 volts. The transfer and reset transistors 29, 31 are n-channel transistors as described in this implementation of a CMOS imager circuit in a p-well. It should be understood that it is possible to implement a CMOS imager in an n-well in which case each of the transistors would be p-channel transistors. It should also be noted that while
Photodetector circuit 14 also includes two additional n-channel transistors, source follower transistor 36 and row select transistor 38. Transistors 36, 38 arc coupled in series, source to drain, with the source of transistor 36 also coupled over lead 40 to voltage source VDD and the drain of transistor 38 coupled to a lead 42. The drain of row select transistor 38 is connected via conductor 42 to the drains of similar row select transistors for other pixels in a given pixel row. A load transistor 39 is also coupled between the drain of transistor 38 and a voltage source VSS, e.g. 0 volts. Transistor 39 is kept on by a signal VI,N applied to its gate.
The imager includes a readout circuit 60 which includes a signal sample and hold (S/H) circuit including a S/H n-channel field effect transistor 62 and a signal storage capacitor 64 connected to the source follower transistor 36 through row transistor 38. The other side of the capacitor 64 is connected to a source voltage VSS. The upper side of the capacitor 64 is also connected to the gate of a p-channel output transistor 66. The drain of the output transistor 66 is connected through a column select transistor 68 to a signal sample output node VOUTS and through a load transistor 70 to the voltage supply VDD. A signal called "signal sample and hold" (SHS) briefly turns on the S/H transistor 62 after the charge accumulated beneath the photogate electrode 24 has been transferred to the floating diffusion node 30 and from there to the source follower transistor 36 and through row select transistor 38 to line 42, so that the capacitor 64 stores a voltage representing the amount of charge previously accumulated beneath the photogate electrode 24.
The readout circuit 60 also includes a reset sample and hold (S/H) circuit including a S/H transistor 72 and a signal storage capacitor 74 connected through the S/H transistor 72 and through the row select transistor 38 to the source of the source follower transistor 36. The other side of the capacitor 74 is connected to the source voltage VSS. The upper side of the capacitor 74 is also connected to the gate of a p-channel output transistor 76. The drain of the output transistor 76 is connected through a p-channel column select transistor 78 to a reset sample output node VOUTR and through a load transistor 80 to the supply voltage VDD. A signal called "reset sample and hold" (SHR) briefly turns on the S/H transistor 72 immediately after the reset signal RST has caused reset transistor 31 to turn on and reset the potential of the floating diffusion node 30, so that the capacitor 74 stores the voltage to which the floating diffusion node 30 has been reset.
The readout circuit 60 provides correlated sampling of the potential of the floating diffusion node 30, first of the reset charge applied to node 30 by reset transistor 31 and then of the stored charge from the photogate 24. The two samplings of the diffusion node 30 charges produce respective output voltages VOUTR and VOUTS of the readout circuit 60. These voltages are then subtracted (VOUTR-VOUTR) by subtractor 82 to provide an output signal terminal 81 which is an image signal independent of pixel to pixel variations caused by fabrication variations in the reset voltage transistor 31 which might cause pixel to pixel variations in the output signal.
A transfer gate voltage TX, similar to the reset pulse RST, is then applied to transfer gate 28 of transistor 29 to cause the charge in n+ region 26 to transfer to floating diffusion node 30. It should be understood that for the case of a photogate, the transfer gate voltage TX may be pulsed or held to a fixed DC potential. For the implementation of a photodiode with a transfer gate, the transfer gate voltage TX must be pulsed. The new output voltage on line 42 generated by source follower transistor 36 current is then sampled onto capacitor 64 by enabling the sample and hold switch 62 by signal SHS. The column select signal is next applied to transistors 68 and 70 and the respective charges stored in capacitors 64 and 74 are subtracted in subtractor 82 to provide a pixel output signal at terminal 81. It should also be noted that CMOS imagers may dispense with the transfer gate 28 and associated transistor 29, or retain these structures while biasing the transfer transistor 29 to an always "on" state.
The operation of the charge collection of the CMOS imager is known in the art and is described in several publications such as Mendis et al., "Progress in CMOS Active Pixel Image Sensors," SPIE Vol. 2172, pp. 19-29 (1994); Mendis et al., "CMOS Active Pixel Image Sensors for Highly Integrated Imaging Systems," IEEE Journal of Solid State Circuits, Vol. 32(2) (1997); and Eric R. Fossum, "CMOS Image Sensors: Electronic Camera on a Chip," IEDM Vol. 95, pp. 17-25 (1995) as well as other publications. These references are incorporated herein by reference.
The pixel cell 14 shown in
To overcome these disadvantages, double polysilicon structures have been developed in which the photogate 24 and reset gate 32 are formed using the same layer of polysilicon. After spacer formation the top surface of all polysilicon gates are then oxidized, and then a transfer gate 28 is formed from a second layer of polysilicon that overlaps the photogate 24 to some degree. The overlapping of the photogate 24 and the transfer gate 28 with only a thin, e.g., less than 100 nm, layer of spacer insulator between them permits electrical coupling to occur between the doped layer 27 underlying the photogate 24 and the floating diffusion region 30. No coupling region 26 is required for this pixel cell 14. Although this pixel cell 14 provides improved control over the potential stored in the 100 nm overlapping region between the edge of the photogate 24 and the transfer gate 28, and results in increased charge transfer from the doped layer 27 to the floating diffusion region 30, there are significant processing difficulties in the fabrication methods used to create the pixel cell 14. The oxidation of the photogate stack 24 prior to transfer gate stack 28 formation results in asperities, points, and other defects in the oxide layer insulating the transfer gate polysilicon from the photogate polysilicon, resulting in low breakdown of the insulating gate oxide between these two overlying polysilicons, improper electrical functioning, and poor processing yield. Additionally, this oxidation of the first poly,silicon layer, prior to the deposition of the second polysilicon layer which will form the transfer gate 28, forms the second gate oxide under the transfer gate. As geometries have shrunk to improve performance and yield, the gate oxide must be grown thinner maintain low threshold voltages and maintain performance at the shorter geometries. So the thinning of the second gate oxide continues to cause a degradation in the breakdown voltage between these two overlapping polysilicon layers.
This process also suffers from the alignment required to do the masked implant of the n-doped region 27, requiring careful alignment so that the doped region 27 does not extend across the transfer gate 28 which will be formed in later processing. In order to achieve this the transfer gate 28 is made larger to account for implant misalignment errors. This process also suffers from the fact that all transistors formed by the first polysilicon deposition including the photogate 24 and reset gate 32 cannot be silicide gates, which would improve circuit speed and performance, because of two reasons: (1) the top silicide cannot be oxidized to provide a reliable insulating oxide between the photogate 24 and the transfer gate 28 and (2) a silicide layer on top of the photogate would block signal light from passing through the photogate into the signal storage region 27 below the photogate.
There is needed, therefore, an improved multi-layered gate structure formed with an overlapping second gate so that a doped region is not required to transfer charge between the two gates. Also needed is a multi-layered transfer gate 28 and an overlapping photogate 24, or a multi-layered photogate 24 with an overlapping transfer gate 28 so that a n-doped region 26 is not required. A method of fabricating a multi-layered gate that solves the reduced process yield associated with the low photogate polysilicon to transfer polysilicon breakdown voltage is needed. It would also be advantageous if this new method would also provide silicided gates for improved speed and circuit performance while simultaneously allowing signal light to pass through the photogate.
The present invention provides a multi-layered gate stack process for use in fabricating a pixel sensor cell. The multi-layered gates have multiple layers including a conductive laver, an optional silicide layer, and an insulating layer, all of which are patterned and etched simultaneously over a first insulating layer. Also provided are methods for forming the multi-layered gates of the present invention, and a process that achieves high yield overlap process for a photogate--transfer gate overlap that does not require the n-doped region 26. The combination of a multi-layered gate and an overlapping gate may be a multi-layered transfer gate with an overlapping photogate, a multi-layered photogate with an overlapping transfer gate, a multi-layered source follower gate with an overlapping row select gate, a multi-layered row select gate with an overlapping source follower gate, or any other suitable combination.
Additional advantages and features of the present invention will be apparent from the following detailed description and drawings which illustrate preferred embodiments of the invention.
In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical and electrical changes may be made without departing from the spirit and scope of the present invention.
The terms "wafer" and "substrate" are to be understood as including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a "wafer" or "substrate" in the following description, previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.
The term "pixel" refers to a picture element unit cell containing a photosensor and transistors for converting electromagnetic radiation to an electrical signal. For purposes of illustration, a representative pixel is illustrated in the figures and description herein, and typically fabrication of all pixels in an imager will proceed simultaneously in a similar fashion. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
The structure of the pixel cell 14 of the first embodiment is shown in more detail in FIG. 5. The pixel cell 14 may be formed in a substrate 16 having a doped layer or well 20 of a first conductivity type, which for exemplary purposes is treated as a p-type substrate. Three gate stacks are formed in the pixel cell 14 as shown: a multi-layered transfer gate stack 28, a multi-layered reset transistor gate stack 32 of the reset transistor 31, and a semitransparent photogate conductor 24 formed partially over the multi-layered transfer gate stack 28. In between the reset transistor gate 32 and the transfer gate 28 is a doped region 30 that is the source for the reset transistor 31, and on the other side of the reset transistor gate 32 is a doped region 34 that acts as a drain for the reset transistor. The doped regions 30, 34 are doped to a second conductivity type, which for exemplary purposes is treated as n-type. The first doped region 30 is the floating diffusion region, sometimes also referred to as a floating diffusion node, and the second doped region 34 is connected to voltage source Vdd.
The multi-layered transfer gate stack 28 and the multi-layered reset gate stack 32 include a first insulating layer 100 of grown or deposited silicon oxide on the doped laver 20, and a conductive layer 102, such as doped polysilicon or other suitable material, over the first insulating layer 100. A second insulating layer 108 of, for example, silicon oxide (silicon dioxide), nitride (silicon nitride), oxynitride (silicon oxynitride), ON (oxide-nitride), NO (nitride-oxide), or ONO (oxide-nitride-oxide) may be formed, if desired; also a silicide layer 106 may be formed in the multi-layered gate stacks 28, 32, between the conductive layer 102 and the second insulating layer 108, if desired. Advantageously, all other transistors in the imager circuit design, except for the photogate, may have this additionally formed silicide layer, thus improving gate delay and increasing circuit speed. This silicide layer may be titanium silicide, tungsten silicide, cobalt silicide, molybdenum silicide, or tantalum silicide. Layer 106 could also be a barrier layer/refractory metal such as TiN/W or WNX/W or is it could be entirely formed of WNX. The implanted n-doped region 27 is self-aligned to the transfer gate edge and forms a photosensitive charge storage region for collecting photogenerated electrons. Insulating sidewalls 110 of, for example, silicon dioxide, silicon nitride, silicon oxynitride, ON, NO, or ONO are also formed on the sides of the gate stacks 28, 32. The photogate stack 24 includes a first insulating laver 114 formed over the n-doped layer 27, and a conductive layer 103 of doped polysilicon, tin oxide, indium tin oxide, or other suitable semitransparent conductive material over the first insulating layer 114.
The so-formed photogate 24 is isolated from the multi-layered transfer gate stack 28 by the combination of the spacers 110 and the second insulating layer 108. These layers can be made relatively thick without sacrificing imager or circuit performance and thus achieve good isolation between the photogate and the transfer gate, high breakdown voltages, and high yield. This new processing method does not depend on the non-uniform growth of an oxide on a polysilicon layer to provide isolation between two gates.
Because the transfer gate stack 28 has a second insulating layer 108, and the conductive 106 and silicide 108 layers of the transfer gate stack 28 are isolated on the sides by sidewall spacers 110, there is so-formed a uniformly thick isolation free of asperities and points that enables high breakdown voltages and high yield. The relative thickness and smoothness of the isolating insulators 108, 110 enables the formation thereon of a substantially defect-free gate layer 103 of the photogate 24. Because the structural quality of the insulating layers 108, 110 and the gate layer 103 is improved over structures known in the art, there are fewer electrical defects in photogate to transfer gate isolation of the present invention, and processing yields are improved. Also note that the edge of the photogate conductive layer 103 is self-aligned to the edge of the transfer gate 28 so that no intervening doped region 26 is required as has been the case with past single polysilicon processes. In the case of
As light radiation 12 in the form of photons passes through the semitransparent photogate 24, electron-hole pairs are created in the underlying silicon substrate and electrical carriers are stored in the doped layer 27 underneath the photogate 24. The carriers may be either electrons or holes, depending on the types of devices used in the pixel sensor cell 14. In the exemplary pixel cell 14 having n-channel devices formed in a p-type doped layer 20, the stored carriers are electrons. When a signal TX is applied to the conductive layer 106 of the transfer gate stack 28, the transfer gate is turned on and electrical coupling occurs due to the narrow gap between the photogate 24 and the transfer gate stack 28, and the coupling capacitance and electrical fringing fields between these two devices, and carriers are transferred from the doped layer 27 under the photogate into the floating diffusion region 30.
A multi-layered photogate 24 with an overlapping transfer gate 28, as shown in
Other gates in the pixel cell may be formed to overlap, as is shown in
The multi-layered transfer gate 28 is manufactured through a process described as follows, and illustrated by
For exemplary purposes, the fabrication of a multi-layered transfer gate with an overlapping photogate is described and illustrated herein, but the process of the present invention is not limited thereto. Fabrication of the other embodiments of the present invention such as a multi-layered row select gate with an overlapping source follower gate would proceed substantially as described below.
The processing is shown in
As shown in
Referring now to
Referring now to
Next, as shown in
As shown in
As shown in
The multi-layered gate process with overlapping gates is essentially complete at this stage, and conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 14. For example, the entire surface may then be covered with a passivation layer of, e.g., silicon dioxide, BSG, PSG, or BPSG, which is CMP planarized and etched to provide contact holes, which are then metallized to provide contacts to the photogate, reset gate, and transfer gate. Conventional multiple layers of conductors and insulators may also be used to interconnect the structures in the manner shown in FIG. 1. Pixel arrays having the transfer gates of the present invention, and described with reference to
A typical processor based system which includes a CMOS imager device according to the present invention is illustrated generally at 400 in
A processor system, such as a computer system for example generally comprises a central processing unit (CPU) 444, e.g., a microprocessor, that communicates with an input/output (I/O) device 446 over a bus 452. The CMOS imager 442 also communicates with the system over bus 452. The computer system 400 also includes random access memory (RAM) 448, and, in the case of a computer system may include peripheral devices such as a floppy disk drive 454 and a compact disk (CD) ROM drive 456 which also communicate with CPU 444 over the bus 452. CMOS imager 442 is preferably constructed as an integrated circuit which includes pixels containing a multi-layered gate, as previously described with respect to
As can be seen by the embodiments described herein, the present invention encompasses multi-layered gates in a pixel sensor cell that are at least partially overlapped by an adjacent gate. The multi-layered gate is a complete gate stack and exhibits improved insulation from the overlapping gate, thereby resulting in fewer shorts between the two gates. The process embodiments described herein enable formation of a multi-layered gate with improved yield and reliability.
It should again be noted that although the invention has been described with specific reference to CMOS imaging circuits having a photogate and a floating diffusion region, the invention has broader applicability and may be used in any CMOS or CCD imaging apparatus where overlapping gates are required or advantageous. Similarly, the process described above is but one method of many that could be used. The above description and drawings illustrate preferred embodiments which achieve the objects, features and advantages of the present invention. It is not intended that the present invention be limited to the illustrated embodiments. Any modification of the present invention which comes within the spirit and scope of the following claims should be considered part of the present invention.
Patent | Priority | Assignee | Title |
10038861, | Aug 25 2006 | Micron Technology, Inc. | Method, apparatus, and system providing an imager with pixels having extended dynamic range |
10090346, | Aug 28 2006 | Micron Technology, Inc. | Color filter array, imagers and systems having same, and methods of fabrication and use thereof |
10303119, | Jan 23 2007 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
10418401, | Aug 28 2006 | Micron Technology, Inc. | Color filter array, imagers and systems having same, and methods of fabrication and use thereof |
10770497, | Aug 28 2006 | Lodestar Licensing Group LLC | Color filter array, imagers and systems having same, and methods of fabrication and use thereof |
10863119, | Aug 25 2006 | Micron Technology, Inc. | Method, apparatus, and system providing an imager with pixels having extended dynamic range |
10935930, | Jan 23 2007 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
11404463, | Aug 28 2006 | Micron Technology, Inc. | Color filter array, imagers and systems having same, and methods of fabrication and use thereof |
11496699, | Aug 25 2006 | Micron Technology, Inc. | Method, apparatus, and system providing an imager with pixels having extended dynamic range |
11720059, | Jan 23 2007 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
11832004, | Aug 25 2006 | Method, apparatus, and system providing an imager with pixels having extended dynamic range | |
6774442, | Jul 21 2000 | Renesas Electronics Corporation; NEC Electronics Corporation | Semiconductor device and CMOS transistor |
6855595, | Dec 28 1999 | Intellectual Ventures II LLC | Method for manufacturing a CMOS image sensor having a capacitor's top electrode in contact with a photo-sensing element |
6879340, | Aug 19 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CMOS imager with integrated non-volatile memory |
6900121, | Mar 14 2002 | GLOBALFOUNDRIES Inc | Laser thermal annealing to eliminate oxide voiding |
6946715, | Feb 19 2003 | Micron Technology, Inc. | CMOS image sensor and method of fabrication |
6998657, | Oct 21 2003 | Round Rock Research, LLC | Single poly CMOS imager |
7009227, | Jun 16 2003 | Aptina Imaging Corporation | Photodiode structure and image pixel structure |
7037764, | Feb 26 2004 | Aptina Imaging Corporation | Method of forming a contact in a pixel cell |
7071020, | May 23 2003 | Aptina Imaging Corporation | Method of forming an elevated photodiode in an image sensor |
7071505, | Jun 16 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for reducing imager floating diffusion leakage |
7075049, | Jun 11 2003 | Aptina Imaging Corporation | Dual conversion gain imagers |
7081608, | Oct 15 2003 | Aptina Imaging Corporation | Pixel with differential readout |
7105793, | Jul 02 2003 | Aptina Imaging Corporation | CMOS pixels for ALC and CDS and methods of forming the same |
7115855, | Sep 05 2003 | Aptina Imaging Corporation | Image sensor having pinned floating diffusion diode |
7119322, | Sep 05 2003 | Aptina Imaging Corporation | CMOS image sensor having pinned diode floating diffusion region |
7122819, | May 06 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for imager die package quality testing |
7138287, | Jun 25 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reduced barrier photodiode/gate device structure for high efficiency charge transfer and reduced lag and method of formation |
7148462, | Oct 15 2003 | Aptina Imaging Corporation | Pixel with differential readout |
7187049, | May 13 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Data download to imager chip using image sensor as a receptor |
7199931, | Oct 09 2003 | Aptina Imaging Corporation | Gapless microlens array and method of fabrication |
7214920, | May 06 2005 | Aptina Imaging Corporation | Pixel with spatially varying metal route positions |
7233038, | Feb 26 2004 | Aptina Imaging Corporation | Self masking contact using an angled implant |
7238977, | Aug 19 2004 | Aptina Imaging Corporation | Wide dynamic range sensor having a pinned diode with multiple pinned voltages |
7244646, | Jun 16 2003 | Aptina Imaging Corporation | Pixel design to improve photodiode capacitance and method of forming same |
7250647, | Jul 03 2003 | Aptina Imaging Corporation | Asymmetrical transistor for imager device |
7253392, | Sep 08 2003 | Aptina Imaging Corporation | Image sensor with photo diode gate |
7265328, | Aug 22 2005 | Aptina Imaging Corporation | Method and apparatus providing an optical guide for an imager pixel having a ring of air-filled spaced slots around a photosensor |
7271025, | Jul 12 2005 | Aptina Imaging Corporation | Image sensor with SOI substrate |
7279672, | Sep 05 2003 | Aptina Imaging Corporation | Image sensor having pinned floating diffusion diode |
7297917, | Mar 24 2005 | Aptina Imaging Corporation | Readout technique for increasing or maintaining dynamic range in image sensors |
7312431, | Jul 02 2003 | Aptina Imaging Corporation | CMOS imaging for ALC and CDS |
7315014, | Aug 30 2005 | Aptina Imaging Corporation | Image sensors with optical trench |
7332703, | Mar 22 2004 | Aptina Imaging Corporation | Imaging structure including a pixel with multiple signal readout circuits and methods of operation for imaging structure |
7355222, | May 19 2005 | Aptina Imaging Corporation | Imaging device having a pixel cell with a transparent conductive interconnect line and the method of making the pixel cell |
7358517, | May 06 2004 | Micron Technology, Inc. | Method and apparatus for imager quality testing |
7368698, | Apr 12 2006 | Aptina Imaging Corporation | Imaging device with reduced row readout time and method of operating the same |
7369072, | Aug 31 2006 | Aptina Imaging Corporation | Method and apparatus for calibrating imaging device circuits |
7372493, | Jul 12 2004 | Aptina Imaging Corporation | Column-wise clamp voltage driver for suppression of noise in an imager |
7378635, | Feb 11 2005 | Aptina Imaging Corporation | Method and apparatus for dark current and hot pixel reduction in active pixel image sensors |
7385238, | Aug 16 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Low dark current image sensors with epitaxial SiC and/or carbonated channels for array transistors |
7386186, | Aug 27 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatus and method for processing images |
7390685, | Oct 09 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Ultra-shallow photodiode using indium |
7394056, | Sep 05 2003 | Aptina Imaging Corporation | Image sensor having pinned floating diffusion diode |
7402451, | Jul 03 2003 | Aptina Imaging Corporation | Optimized transistor for imager device |
7408140, | May 06 2005 | Aptina Imaging Corporation | Pixel with spatially varying metal route positions |
7427737, | Oct 15 2003 | Aptina Imaging Corporation | Pixel with differential readout |
7428103, | Oct 09 2003 | Aptina Imaging Corporation | Gapless microlens array and method of fabrication |
7432491, | May 06 2005 | Aptina Imaging Corporation | Pixel with spatially varying sensor positions |
7446807, | Dec 03 2004 | Aptina Imaging Corporation | Imager pixel with capacitance for boosting reset voltage |
7449736, | Jul 12 2005 | Aptina Imaging Corporation | Pixel with transfer gate with no isolation edge |
7456885, | Aug 22 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Per column one-bit ADC for image sensors |
7474846, | Feb 15 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus of determining the best focus position of a lens |
7476562, | Oct 09 2003 | Aptina Imaging Corporation | Gapless microlens array and method of fabrication |
7511275, | Sep 10 2003 | Sony Corporation | Semiconductor device, and control method and device for driving unit component of semiconductor device |
7514716, | Aug 29 2006 | Aptina Imaging Corporation | In-pixel analog memory with non-destructive read sense circuit for high dynamic range global shutter pixel operation |
7517717, | Aug 19 2004 | Aptina Imaging Corporation | Wide dynamic range sensor having a pinned diode with multiple pinned voltages |
7531373, | Sep 19 2007 | APTINA IMAGING CORPORATION A CAYMAN ISLANDS CORPORATION WITH OFFICES AT C O CITCO TRUSTEES CAYMAN LIMITED | Methods of forming a conductive interconnect in a pixel of an imager and in other integrated circuitry |
7534982, | Jun 09 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reduced imager crosstalk and pixel noise using extended buried contacts |
7535042, | Jul 01 2004 | Aptina Imaging Corporation | Pixel cell with a controlled output signal knee characteristic response |
7537999, | Sep 23 2003 | DB HITEK CO , LTD | Method for manufacturing a CMOS image sensor |
7538304, | Mar 30 2006 | Aptina Imaging Corporation | Reducing noise in an imager by sampling signals with a plurality of capacitances connected to an output line |
7554142, | Oct 09 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Ultrashallow photodiode using indium |
7557024, | Oct 21 2003 | Round Rock Research, LLC | Single poly CMOS imager |
7557335, | Sep 08 2003 | Aptina Imaging Corporation | CMOS image sensor with photo diode gate |
7560295, | Oct 09 2003 | Aptina Imaging Corporation | Methods for creating gapless inner microlenses, arrays of microlenses, and imagers having same |
7563631, | Jun 25 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reduced barrier photodiode / gate device structure for high efficiency charge transfer and reduced lag and method of formation |
7569414, | Aug 19 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CMOS imager with integrated non-volatile memory |
7569803, | Oct 04 2007 | Aptina Imaging Corporation | Biasing apparatus, systems, and methods |
7576361, | Aug 03 2005 | Aptina Imaging Corporation | Backside silicon wafer design reducing image artifacts from infrared radiation |
7576669, | Aug 31 2006 | Aptina Imaging Corporation | Method and apparatus for calibrating analog-to-digital converters within an imaging device |
7585707, | Aug 16 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Low dark current image sensors with epitaxial SiC and/or carbonated channels for array transistors |
7608875, | Nov 30 2005 | Aptina Imaging Corporation | Method and apparatus for blocking light to peripheral circuitry of an imager device |
7608903, | Jul 12 2005 | Aptina Imaging Corporation | Image sensor with SOI substrate |
7612319, | Jun 09 2006 | Aptina Imaging Corporation | Method and apparatus providing a microlens for an image sensor |
7612813, | Feb 03 2006 | Aptina Imaging Corporation | Auto exposure for digital imagers |
7616855, | Nov 15 2004 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Integrated waveguide and method for designing integrated waveguide |
7619266, | Jan 09 2006 | Aptina Imaging Corporation | Image sensor with improved surface depletion |
7619671, | Jul 18 2006 | Aptina Imaging Corporation | Method, apparatus and system for charge injection suppression in active pixel sensors |
7622321, | Jun 14 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High dielectric constant spacer for imagers |
7626626, | Jan 13 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing pixel storage gate charge sensing for electronic stabilization in imagers |
7635624, | Nov 18 2003 | Aptina Imaging Corporation | Dual gate structure for imagers and method of formation |
7639937, | Jul 08 2005 | Micron Technology, Inc | Method and apparatus for auto focusing an imaging device |
7642497, | Jul 02 2003 | Aptina Imaging Corporation | CMOS pixel and imaging device supporting automatic light control (ALC) and correlated double sampling (CDS) |
7642580, | Jun 20 2007 | Aptina Imaging Corporation | Imager pixel structure and circuit |
7652343, | Sep 17 2001 | Sony Corporation | Solid-state imaging device and method for manufacturing same |
7652703, | Jul 12 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dual panel pixel readout in an imager |
7659928, | Apr 21 2005 | Aptina Imaging Corporation | Apparatus and method for providing anti-eclipse operation for imaging sensors |
7663165, | Aug 31 2006 | Aptina Imaging Corporation | Transparent-channel thin-film transistor-based pixels for high-performance image sensors |
7667176, | Mar 24 2005 | Aptina Imaging Corporation | Readout technique for increasing or maintaining dynamic range in image sensors |
7671437, | Sep 27 2004 | Aptina Imaging Corporation | Photogate stack with nitride insulating cap over conductive layer |
7683671, | Aug 24 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus, and system providing power supply independent imager output driver having a constant slew rate |
7696464, | Apr 12 2006 | Aptina Imaging Corporation | Imaging device with reduced row readout time and method of operating the same |
7696545, | Aug 29 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Skimmed charge capture and charge packet removal for increased effective pixel photosensor full well capacity |
7701493, | Feb 28 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Imager row-wise noise correction |
7710471, | Jun 14 2005 | Aptina Imaging Corporation | Pixel individual anti-eclipse circuit and its operation manner |
7718459, | Apr 15 2005 | Aptina Imaging Corporation | Dual conversion gain pixel using Schottky and ohmic contacts to the floating diffusion region and methods of fabrication and operation |
7723140, | Jul 01 2004 | Aptina Imaging Corporation | Pixel cell with a controlled output signal knee characteristic response |
7728271, | May 06 2005 | Aptina Imaging Corporation | Pixel with spatially varying sensor positions |
7729055, | Mar 20 2008 | Aptina Imaging Corporation | Method and apparatus providing concave microlenses for semiconductor imaging devices |
7741210, | Sep 19 2007 | Aptina Imaging Corporation | Methods of forming a conductive interconnect in a pixel of an imager and in other integrated circuitry |
7755119, | Jan 08 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for reducing imager floating diffusion leakage |
7763913, | Dec 12 2006 | Aptina Imaging Corporation | Imaging method, apparatus, and system providing improved imager quantum efficiency |
7768047, | May 10 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Imager element, device and system with recessed transfer gate |
7769286, | Feb 15 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus of determining the best focus position of a lens |
7777169, | Dec 03 2004 | Aptina Imaging Corporation | Imager pixel with capacitance circuit for boosting reset voltage |
7796180, | Aug 03 2005 | Aptina Imaging Corporation | Method for calculating circular symmetrical microlens/color filter array shift |
7799491, | Apr 07 2006 | Aptina Imaging Corporation | Color filter array and imaging device containing such color filter array and method of fabrication |
7800039, | Aug 22 2005 | Aptina Imaging Corporation | Method and apparatus providing an optical guide for an imager pixel having a ring of air-filled spaced slots around a photosensor |
7808023, | Aug 24 2005 | Aptina Imaging Corporation | Method and apparatus providing integrated color pixel with buried sub-wavelength gratings in solid state imagers |
7808063, | May 26 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Structure and method for FPN reduction in imaging devices |
7825967, | Jul 12 2004 | Aptina Imaging Corporation | Column-wise clamp voltage driver for suppression of noise in an imager |
7829361, | May 19 2005 | Aptina Imaging Corporation | Methods for making a pixel cell with a transparent conductive interconnect line for focusing light |
7829367, | Jul 24 2006 | Dongbu Hitek Co., Ltd. | Image sensor and method for manufacturing the same |
7829921, | Jul 03 2003 | Aptina Imaging Corporation | Optimized transistor for imager device |
7829922, | Jul 12 2005 | Aptina Imaging Corporation | Pixel with transfer gate with no isolation edge |
7848569, | Dec 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing automatic color balancing for digital imaging systems |
7852385, | Feb 28 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Imager row-wise noise correction |
7859580, | Oct 16 2007 | Aptina Imaging Corporation | Method and apparatus for anisotropic demosaicing of image data |
7876957, | May 31 2007 | Aptina Imaging Corporation | Methods and apparatuses that reduce noise in image signals |
7880255, | Jul 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Pixel cell having a grated interface |
7881595, | Dec 21 2007 | Aptina Imaging Corporation | Image stabilization device and method |
7884311, | Jun 09 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Imaging devices having a layer of pixel component material with discrete constructs for operating electrical pixel components and methods of forming the same |
7884871, | Jun 15 2007 | Aptina Imaging Corporation | Images with high speed digital frame transfer and frame processing |
7920171, | May 18 2007 | Aptina Imaging Corporation | Methods and apparatuses for vignetting correction in image signals |
7924317, | Mar 12 2008 | Aptina Imaging Corporation | Method and apparatus for reducing motion blur in digital images |
7924337, | Jul 12 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dual panel pixel readout in an imager |
7944485, | Aug 30 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus and system for dynamic range estimation of imaged scenes |
7952631, | Aug 19 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CMOS imager with integrated circuitry |
7955764, | Apr 07 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods to make sidewall light shields for color filter array |
7964929, | Aug 23 2007 | Aptina Imaging Corporation | Method and apparatus providing imager pixels with shared pixel components |
7965330, | Jan 13 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing pixel storage gate charge sensing for electronic stabilization in imagers |
7969490, | Aug 25 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus, and system providing an imager with pixels having extended dynamic range |
8003506, | Oct 21 2003 | Round Rock Research, LLC | Single poly CMOS imager |
8030606, | Oct 15 2003 | Aptina Imaging Corporation | Pixel with differential readout |
8077238, | Aug 19 2004 | Aptina Imaging Corporation | Wide dynamic range sensor having a pinned diode with multiple pinned voltages |
8086034, | Feb 05 2008 | Aptina Imaging Corporation | System and method for reducing color artifacts in digital images |
8089542, | Aug 19 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CMOS imager with integrated circuitry |
8101454, | Jul 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming pixel cell having a grated interface |
8101903, | Jan 23 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
8131072, | Nov 26 2007 | Aptina Imaging Corporation | Method and apparatus for reducing image artifacts based on aperture-driven color kill with color saturation assessment |
8149326, | May 17 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Real-time exposure control for automatic light control |
8180150, | Dec 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing automatic color balancing for digital imaging systems |
8212906, | Aug 29 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Skimmed charge capture and charge packet removal for increased effective pixel photosensor full well capacity |
8270713, | Oct 16 2007 | Aptina Imaging Corporation | Method and apparatus providing hardware-efficient demosaicing of image data |
8283710, | Aug 16 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Low dark current image sensors with epitaxial SiC and/or carbonated channels for array transistors |
8384814, | Aug 19 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CMOS imager with integrated circuitry |
8401288, | Dec 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus, and system for improved color statistic pruning for automatic color balance |
8476575, | Jan 23 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming an imaging device |
8488036, | Jan 13 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing pixel storage gate charge sensing for electronic stabilization in imagers |
8502898, | Apr 23 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus, and system providing a rectilinear pixel grid with radially scaled pixels |
8513585, | Jul 19 2010 | National Chiao Tung University | Optical three-dimensional coordinate sensor system and method thereof |
8547476, | May 17 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Image sensor including real-time automatic exposure control and swallowable pill including the same |
8610806, | Aug 28 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Color filter array, imagers and systems having same, and methods of fabrication and use thereof |
8736726, | Jun 27 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Pixel to pixel charge copier circuit apparatus, systems, and methods |
8795559, | Oct 09 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming imagers |
8883524, | Mar 14 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and apparatus for CMOS sensors |
8908071, | Jun 27 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Pixel to pixel charge copier circuit apparatus, systems, and methods |
8917339, | Aug 25 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus, and system providing an imager with pixels having extended dynamic range |
8947570, | Apr 23 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus, and system providing a rectilinear pixel grid with radially scaled pixels |
8953056, | Aug 30 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus and system for dynamic range estimation of imaged scenes |
9071762, | May 17 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Image sensor including real-time automatic exposure control and swallowable pill including the same |
9131142, | Jul 17 2009 | Nikon Corporation | Focusing device and camera |
9426384, | Aug 25 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus, and system providing an imager with pixels having extended dynamic range |
9554071, | Jan 13 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing pixel storage gate charge sensing for electronic stabilization in imagers |
9678474, | Jan 23 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
9761621, | Aug 28 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Color filter array, imagers and systems having same, and methods of fabrication and use thereof |
Patent | Priority | Assignee | Title |
4262297, | Dec 19 1978 | The General Electric Company Limited | Semiconductor charge transfer device with multi-level polysilicon electrode and bus-line structure |
4309624, | Jul 03 1979 | Texas Instruments Incorporated | Floating gate amplifier method of operation for noise minimization in charge coupled devices |
4319261, | May 08 1980 | Micron Technology, Inc | Self-aligned, field aiding double polysilicon CCD electrode structure |
4374700, | May 29 1981 | Texas Instruments Incorporated | Method of manufacturing silicide contacts for CMOS devices |
4700459, | Sep 11 1985 | U S PHILIPS CORPORATION, A CORP OF DE | Method of manufacturing a semiconductor device with overlapping strip electrodes |
5151385, | Dec 16 1982 | Hitachi, Ltd. | Method of manufacturing a metallic silicide transparent electrode |
5319604, | May 08 1990 | Texas Instruments Incorporated | Circuitry and method for selectively switching negative voltages in CMOS integrated circuits |
5393997, | Feb 21 1992 | Sony Corporation | CCD having transfer electrodes of 3 layers |
5461425, | Feb 15 1994 | Stanford University | CMOS image sensor with pixel level A/D conversion |
5471515, | Jan 28 1994 | California Institute of Technology | Active pixel sensor with intra-pixel charge transfer |
5506429, | Mar 12 1993 | Kabushiki Kaisha Toshiba | CCD image sensor with stacked charge transfer gate structure |
5541402, | Oct 17 1994 | Bell Semiconductor, LLC | Imaging active pixel device having a non-destructive read-out gate |
5576763, | Nov 22 1994 | Bell Semiconductor, LLC | Single-polysilicon CMOS active pixel |
5608243, | Oct 19 1995 | FOVEON, INC | Single split-gate MOS transistor active pixel sensor cell with automatic anti-blooming and wide dynamic range |
5612799, | Nov 26 1990 | SEMICONDUCTOR ENERGY LABORATORY CO., INC. | Active matrix type electro-optical device |
5614744, | Aug 04 1995 | FOVEON, INC | CMOS-based, low leakage active pixel array with anti-blooming isolation |
5625210, | Apr 13 1995 | OmniVision Technologies, Inc | Active pixel sensor integrated with a pinned photodiode |
5705846, | Jul 31 1995 | FOVEON, INC | CMOS-compatible active pixel image array using vertical pnp cell |
5708263, | Feb 13 1996 | GLOBALFOUNDRIES Inc | Photodetector array |
5747840, | Oct 21 1996 | FOVEON, INC | Photodiode with improved photoresponse behavior |
5757045, | Jul 17 1996 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | CMOS device structure with reduced risk of salicide bridging and reduced resistance via use of a ultra shallow, junction extension, ion implantation |
5760458, | Oct 22 1996 | FOVEON, INC | Bipolar-based active pixel sensor cell with poly contact and increased capacitive coupling to the base region |
5798542, | Oct 08 1996 | OmniVision Technologies, Inc | Image sensor having ITO electrodes with overlapping color filters for increased sensitivity |
5889277, | Nov 20 1995 | Eastman Kodak Company | Planar color filter array for CCDs with embedded color filter elements |
5895944, | Nov 08 1996 | NEC Corporation | Charge coupled device image sensor and method of driving the same |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 09 1999 | RHODES, HOWARD | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010068 | /0487 | |
Jun 15 1999 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Sep 26 2008 | Micron Technology, Inc | Aptina Imaging Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023245 | /0186 |
Date | Maintenance Fee Events |
Sep 30 2005 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 28 2009 | ASPN: Payor Number Assigned. |
Apr 28 2009 | RMPN: Payer Number De-assigned. |
Sep 23 2009 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 28 2010 | ASPN: Payor Number Assigned. |
Apr 28 2010 | RMPN: Payer Number De-assigned. |
Sep 23 2013 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 23 2005 | 4 years fee payment window open |
Oct 23 2005 | 6 months grace period start (w surcharge) |
Apr 23 2006 | patent expiry (for year 4) |
Apr 23 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 23 2009 | 8 years fee payment window open |
Oct 23 2009 | 6 months grace period start (w surcharge) |
Apr 23 2010 | patent expiry (for year 8) |
Apr 23 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 23 2013 | 12 years fee payment window open |
Oct 23 2013 | 6 months grace period start (w surcharge) |
Apr 23 2014 | patent expiry (for year 12) |
Apr 23 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |