A photodiode has a photodiode gate structure on the surface of the substrate. The photodiode may be located in a pixel sensor cell comprising a substrate having a first surface level. The photodiode has a first doped region of a first conductivity type and a second doped region of a second conductivity type located beneath the first surface level of the substrate. A photodiode gate is formed of a first dielectric substance layer formed over the first surface of the substrate, thereby forming a second surface, and a second polysilicon layer formed over the second surface of the first layer. A transistor is located adjacent to the photodiode. The photodiode gate improves charge transfer from the photodiode to the transfer gate and floating diffusion region. The improved charge transfer minimizes image lag and leakage and reduces energy barriers.
|
1. A pixel sensor cell comprising:
a substrate;
a photoconversion device comprising a region of a first conductivity type at a surface of the substrate and a region of a second conductivity type below the first conductivity type region, said photoconversion device having a pinning voltage;
a gate, wherein at least a portion of said gate is located directly over said photoconversion device for changing said pinning voltage;
a charge collection region for receiving charges from said photoconversion device; and
a transistor for transferring charge from said photoconversion device to said charge collection region.
47. A method of operating a sensor pixel, said sensor pixel comprising:
a substrate having a first surface level;
a photoconversion device with a pinning voltage (VPIN), said photoconversion device having a first doped region of a first conductivity type and a second doped region of a second conductivity type beneath said first surface level of said substrate; and
a gate including a dielectric layer and a conductive layer over said first surface level of said substrate,
wherein a negative bias is applied to said gate, such that said gate acts to reduce said pinning voltage (VPIN) of said photoconversion device.
2. A pixel sensor cell comprising:
a substrate;
a photoconversion device comprising a region of a first conductivity type at a surface of the substrate and a region of a second conductivity type below the first conductivity type region;
a gate located over said photoconversion device;
a charge collection region for receiving charges from said photoconversion device; and
a transistor for transferring charge from said photoconversion device to said charge collection region,
wherein said pixel sensor cell is arranged such that said photoconversion device has a reduced pinning voltage (VPIN) when a negative bias is applied to said gate.
7. A pixel sensor cell comprising:
a substrate having a first surface level;
a photoconversion device having a first doped region of a first conductivity type and a second doped region of a second conductivity type located within said substrate, said photoconversion device having a pinning voltage;
a dielectric substance layer formed over the first surface level of said substrate thereby forming a second surface level;
a polysilicon layer formed over said second surface level;
a contact connected to said polysilicon layer for using a voltage to change said pinning voltage; and
a transistor located adjacent to said photoconversion device.
31. A method of forming a sensor, comprising:
forming a substrate having a first surface level;
forming a photoconversion device with a pinning voltage (VPIN), said photoconversion device having a first doped region of a first conductivity type and a second doped region of a second conductivity type beneath said first surface level of said substrate;
forming a gate for changing said pinning voltage comprising a dielectric layer over said first surface level of said substrate, thereby forming a second surface level, and a polysilicon layer over said dielectric layer; and
forming a charge collection region for receiving charges from said photoconversion device.
25. A processing system comprising:
a processor; and
an imager coupled to said processor, said imager comprising an array of pixel sensor cells, each pixel sensor cell comprising:
a photoconversion device located within a substrate and comprising a region of a first conductivity type at a surface of the substrate and a region of a second conductivity type below the first conductivity type region and said photoconversion device having a pinning voltage;
a gate located over said substrate and at least a portion of said gate being located directly over said photoconversion device for changing said pinning voltage; and
a readout circuit for said photoconversion device comprising at least an output transistor.
45. A pixel sensor cell comprising:
a substrate;
a photoconversion device comprising a region of a first conductivity type at a surface of the substrate and a region of a second conductivity type below the first conductivity type region;
a gate located directly over at least a portion of and in a plane vertical to said photoconversion device;
a contact connected to said gate;
a charge collection region for receiving charges from said photoconversion device; and
a transistor for transferring charge from said photoconversion device to said charge collection region,
wherein said pixel sensor cell is arranged such that said photoconversion device has a reduced pinning voltage (VPIN) when a negative bias is applied to said contact.
44. A method of forming a sensor, comprising:
forming a substrate having a first surface level;
forming a photoconversion device with a pinning voltage (VPIN), said photoconversion device having a first doped region of a first conductivity type and a second doped region of a second conductivity type beneath said first surface level of said substrate;
forming a photodiode gate including a dielectric layer over said first surface level of said substrate, and a polysilicon layer over said dielectric layer;
connecting a contact to said photodiode gate; and
forming a charge collection region for receiving charges from said photoconversion device;
wherein said photodiode gate is operable to reduce an energy barrier between said photoconversion device and said charge collection region.
19. An imager comprising:
an array of pixel sensor cells, each pixel sensor cell having a photodiode device;
a substrate having a first surface level, said photodiode devices being located within said substrate and comprising a region of a first conductivity type at a surface of the substrate and a region of a second conductivity type below the first conductivity type region;
photodiode gates located over said substrate first surface level and over respective said photodiode devices; and
signal processing circuitry formed in said substrate and electrically connected to the array for receiving and processing signals representing an image output by the array and for providing output data representing said image,
wherein each said pixel sensor cell is arranged such that a photodiode therein has a reduced pinning voltage (VPIN) when a negative bias is applied to an associated photodiode gate.
3. The pixel sensor cell according to
4. The pixel sensor cell according to
5. The pixel sensor cell according to
6. The pixel sensor cell according to
8. The pixel sensor cell according to
9. The pixel sensor cell according to
10. The pixel sensor cell according to
11. The pixel sensor cell according to
12. The pixel sensor cell according to
13. The pixel sensor cell according to
14. The pixel sensor cell according to
15. The pixel sensor cell according to
16. The pixel sensor cell according to
17. The pixel sensor cell according to
18. The pixel sensor cell according to
20. The imager according to
21. The imager according to
23. The imager according to
24. The imager according to
26. The system according to
29. The system according to
30. The system according to
32. The method according to
34. The method according to
35. The method according to
36. The method according to
37. The method according to
38. The method according to
39. The method according to
41. The method according to
43. The method according to
46. The pixel sensor cell according to
|
The invention relates generally to a method and apparatus for formation of an imager. In particular, the invention relates to imagers with a photodiode gate.
Typically, a digital imager array includes a focal plane array of pixel cells, each one of the cells including a photoconversion device, e.g. a photodiode gate, photoconductor, or a photodiode. In a CMOS imager a readout circuit is connected to each pixel cell which typically includes a source follower output transistor. The photoconversion device converts photons to electrons which are typically transferred to a floating diffusion region connected to the gate of the source follower output transistor. A charge transfer device (e.g., transistor) can be included for transferring charge from the photoconversion device to the floating diffusion region. In addition, such imager cells typically have a transistor for resetting the floating diffusion region to a predetermined charge level prior to charge transference. The output of the source follower transistor is gated as an output signal by a row select transistor.
Exemplary CMOS imaging circuits, processing steps thereof, and detailed descriptions of the functions of various CMOS elements of an imaging circuit are described, for example, in U.S. Pat. No. 6,140,630 to Rhodes, U.S. Pat. No. 6,376,868 to Rhodes, U.S. Pat. No. 6,310,366 to Rhodes et al., U.S. Pat. No. 6,326,652 to Rhodes, U.S. Pat. No. 6,204,524 to Rhodes, and U.S. Pat. No. 6,333,205 to Rhodes. The disclosures of each of the foregoing are hereby incorporated by reference herein in their entirety.
A known imager device has a pixel array with a plurality of pixels arranged in a predetermined number of columns and rows. The pixels of each row in an array are all turned on at the same time by a row select line, and the pixels of each column are selectively output by respective column select lines. A plurality of row and column lines are provided for an entire array. The row lines are selectively activated by a row driver in response to a row address decoder. The column select lines are selectively activated by a column driver in response to a column address decoder. Thus, a row and column address is provided for each pixel. The imager is operated by a timing and control circuit, which controls the row and column address decoders for selecting the appropriate row and column lines for pixel readout. The control circuit also controls the row and column driver circuitry such that these apply driving voltages to the drive transistors of the selected row and column lines. The pixel column signals, which typically include a pixel reset signal (Vrst) and a pixel image signal (Vsig), are read by a sample and hold circuit associated with the column device. A differential signal (Vrst−Vsig) is produced by a differential amplifier for each pixel which is digitized by an analog to digital converter (ADC). The analog to digital converter supplies the digitized pixel signals to an image processor which forms a digital image.
A known image sensor is depicted in cross-section in
Applicants have determined that there are two significantly high energy barriers for electrons to overcome. The barriers occur between the photodiode 59 and the floating diffusion region 11 and between the photodiode 59 and the gate of the transfer transistor 56. It becomes necessary to minimize these two energy barriers to fully utilize the generated electrons. The higher the energy barrier, the lower the output signal and responsivity in weak light intensity conditions. Image lag can also result from high energy barriers when electrons collected in the photodiode are not completely transferred before the sensor is reset.
In addition, in short gate length sensors, sub-threshold current can become significantly high because of the breakdown between n-type regions on either side of the transfer gate. In particular, the n-type region 12 of the photodiode 59 may have increased The energy barrier between the photodiode and the transfer gate should be reduced as much as possible or eliminated in order to control leakage and maximize charges transferred from the photodiode.
The present invention provides a photodiode having a photodiode gate structure. The photodiode is located in a pixel sensor cell comprising a substrate having a first surface level. The photodiode has a first doped region of a first conductivity type and a second doped region of a second conductivity type located beneath a first level of the substrate. A photodiode gate is formed of a first dielectric substance layer formed over the first level, thereby forming a second surface, and a second polysilicon layer formed over the second surface of the first layer.
The photodiode gate may be connected to a negative bias to affect the pinning voltage of the photodiode. The photodiode gate improves charge transfer from the photodiode to the transfer gate and floating diffusion region. The improved charge transfer minimizes image lag and leakage and reduces energy barriers.
Additional features of the present invention will be apparent from the following detailed description and drawings which illustrate exemplary embodiments of the invention.
In the following detailed description, reference is made to the accompanying drawings, which form a part hereof and show by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical, and electrical changes may be made without departing from the spirit and scope of the present invention. The progression of processing steps described is exemplary of embodiments of the invention; however, the sequence of steps is not limited to that set forth herein and may be changed as is known in the art, with the exception of steps necessarily occurring in a certain order.
The terms “wafer” and “substrate,” as used herein, are to be understood as including silicon, silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer” or “substrate” in the following description, previous processing steps may have been utilized to form regions, junctions, or material layers in or over the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, gallium arsenide or other semiconductors.
The term “pixel,” as used herein, refers to a photo-element unit cell containing a photoconversion device and associated transistors for converting photons to an electrical signal. For purposes of illustration, a single representative pixel and its manner of formation is illustrated in the figures and description herein; however, typically fabrication of a plurality of like pixels proceeds simultaneously. In the following description, the invention is described in relation to a CMOS imager for convenience; however, the invention has wider applicability to any photodiode of any imager cell, including for example, a CCD imager. Accordingly, the following detailed description is not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims.
Now referring to the figures, where like reference numbers designate like elements,
The exemplary photodiode 50, as shown in
The remaining structures shown in
Next the circuitry of the pixel sensor cell, including a transfer gate stack 15, and reset gate stack 19 are formed by a suitable method, such as blanket deposition of gate oxide, doped polysilicon, deposition of metal for a silicide, deposition of nitride cap layer and annealing to form a silicide, then patterning and etching. The invention is not limited to the illustrated method of forming transistor gate stacks 15, 19.
A p-well 61 may be formed before or after the formation of isolation regions 55 and gate stacks 15, 19. The p-well implant may be conducted so that the pixel array well 61 and a periphery logic well have different doping profiles. As known in the art, multiple high energy implants may be used to tailor the profile of the p-type well 61.
For convenience, the same cross-sectional view of
Formed source/drain regions 30 and floating diffusion region 16 are also included in
Conventional processing methods may be used to form insulating, shielding, and metallization layers to connect gate lines and other connections to the pixel sensor cells. For example, the entire surface may be covered with a passivation layer 88 (
The image sensors having photodiode gates shown in
In contrast, the photodiode gate of the invention reduces the VPIN to thereby reduce the energy barrier.
The processes and devices described above illustrate preferred methods and typical devices of many that could be used and produced. The above description and drawings illustrate embodiments which achieve the objects, features, and advantages of the present invention. However, it is not intended that the present invention be strictly limited to the above-described and illustrated embodiments. Any modifications, though presently unforeseeable, of the present invention that come within the spirit and scope of the following claims should be considered part of the present invention.
Hong, Sungkwon (Chris), Mckee, Jeff A.
Patent | Priority | Assignee | Title |
7491992, | Feb 23 2005 | GLOBALFOUNDRIES Inc | Image sensor cells |
7492048, | Jan 10 2006 | International Business Machines Corporation | CMOS sensors having charge pushing regions |
8274032, | Aug 09 2007 | SK HYNIX INC | Separated unit pixel preventing sensitivity reduction and the driving method using the unit pixel |
Patent | Priority | Assignee | Title |
5128735, | Jul 02 1983 | Canon Kabushiki Kaisha | Photoelectric converter with phototransistor and refresh means |
5313080, | Feb 13 1991 | Intellectual Ventures II LLC | Structure of a CCD image sensor particularly on an interline transfer method |
5625210, | Apr 13 1995 | OmniVision Technologies, Inc | Active pixel sensor integrated with a pinned photodiode |
6040593, | Jun 29 1998 | INTELLECTUAL VENTURES ASSETS 11 LLC; SK HYNIX INC | Image sensor having self-aligned silicide layer |
6140630, | Oct 14 1998 | Aptina Imaging Corporation | Vcc pump for CMOS imagers |
6204524, | Jul 14 1999 | Aptina Imaging Corporation | CMOS imager with storage capacitor |
6310366, | Jun 16 1999 | Aptina Imaging Corporation | Retrograde well structure for a CMOS imager |
6326652, | Jun 18 1999 | Aptina Imaging Corporation | CMOS imager with a self-aligned buried contact |
6333205, | Aug 16 1999 | Round Rock Research, LLC | CMOS imager with selectively silicided gates |
6376868, | Jun 15 1999 | Aptina Imaging Corporation | Multi-layered gate for a CMOS imager |
6566697, | Nov 28 2000 | TELEDYNE DIGITAL IMAGING, INC | Pinned photodiode five transistor pixel |
6809309, | Jul 18 2001 | Intellectual Ventures II LLC | CMOS image sensor |
6835590, | Nov 16 2001 | Intellectual Ventures II LLC | Method of manufacturing image sensor for reducing dark current |
20040089883, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 14 2003 | HONG, SUNGKWON C | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015231 | /0215 | |
Aug 14 2003 | MCKEE, JEFF A | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015231 | /0215 | |
Sep 08 2003 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Sep 26 2008 | Micron Technology, Inc | Aptina Imaging Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022043 | /0937 |
Date | Maintenance Fee Events |
Jul 16 2007 | ASPN: Payor Number Assigned. |
Jan 05 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 31 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 28 2019 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 07 2010 | 4 years fee payment window open |
Feb 07 2011 | 6 months grace period start (w surcharge) |
Aug 07 2011 | patent expiry (for year 4) |
Aug 07 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 07 2014 | 8 years fee payment window open |
Feb 07 2015 | 6 months grace period start (w surcharge) |
Aug 07 2015 | patent expiry (for year 8) |
Aug 07 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 07 2018 | 12 years fee payment window open |
Feb 07 2019 | 6 months grace period start (w surcharge) |
Aug 07 2019 | patent expiry (for year 12) |
Aug 07 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |