A high voltage lateral Double diffused Metal Oxide semiconductor (DMOS) transistor includes a plurality of well regions of a first conductivity type formed to be spaced out within a well region of a second conductivity type between a channel region of the first conductivity type and a drain region of the second conductivity type. Most current is carried through some portions of the well region of the second conductivity type in which the well regions of the first conductivity do not appear so that the current carrying performance of the device is improved. When a bias voltage is applied to the drain region, the well region of the second conductivity type is completely depleted at other portions where the well region of the second conductivity type and the well regions of the first conductivity type alternately appear so that the breakdown voltage of the device can be increased. In addition, since the well region of the second conductivity type can be easily depleted, not only the breakdown voltage can be increased, but also the impurity concentration of the well region of the second conductivity type can be increased. Accordingly, the on-resistance of the device can be decreased.
|
1. A high voltage lateral Double diffused Metal Oxide semiconductor (DMOS) transistor comprising:
a semiconductor substrate of a first conductivity type; a body region of the first conductivity type formed in a surface of the substrate; source region of a second conductivity type formed within the body region; a channel region in the body region between the source and the edge of the body region; a gate electrode over the channel region and electrically isolated from the substrate by a dielectric material; a drift region of the second conductivity type formed in a second area of the semiconductor substrate adjacent to the channel region; a drain region of the second conductivity type formed within the drift region; and well regions of the first conductivity type formed to be horizontally spaced out within the drift region and separated thereby from at least one of the drain and channel regions.
13. A high voltage lateral Double diffused Metal Oxide semiconductor (DMOS) transistor comprising:
a semiconductor substrate of a first conductivity type; a body region of the first conductivity type formed in a surface of the substrate; source region of a second conductivity type formed within the body region; a channel region in the body region between the source and the edge of the body region; a gate electrode over the channel region and electrically isolated from the substrate by a dielectric material; a drift region of the second conductivity type formed in a second area of the semiconductor substrate adjacent to the channel region; a drain region of the second conductivity type formed within the drift region; and well regions of the first conductivity type formed to be horizontally spaced out within the drift region and each well region surrounded on all sides by the drift region and separated from the other wells by the drift region.
7. A high voltage lateral Double diffused Metal Oxide semiconductor (DMOS) transistor comprising:
a semiconductor substrate of a first conductivity type; a drain region in one surface of the substrate and heavily doped with the second, opposite conductivity type; a body region in the surface of the substrate and doped with a first conductivity type; a source region circumscribed by the body region and heavily doped with a second conductivity type; a drift region of the second conductivity type disposed between the body and the drain region; an insulated gate disposed over the substrate and over the portion of the body between the source and the drift region; an insulating layer on the surface of the substrate and over the drift region; a plurality of depletion wells disposed in the drift region and separated thereby from at least one of the drain and channel regions, said depletions wells being doped with the first conductivity type for depleting the drift region in transverse directions.
2. The high voltage lateral DMOS transistor of
3. The high voltage lateral DMOS transistor of
4. The high voltage lateral DMOS transistor of
a source electrode electrically connected to the source region; and a drain electrode electrically connected to the drain region.
5. The high voltage lateral DMOS transistor of
6. The high voltage lateral DMOS transistor of
8. The high voltage DMOS transistor of
9. The high voltage DMOS transistor of
10. The high voltage DMOS transistor of
12. The high voltage DMOS transistor of
|
This application claims priority of Korean patent application Serial No. 01-20168, filed Apr. 16, 2001.
1. Field of the Invention
The present invention relates to a power semiconductor device, and more particularly, to a high voltage lateral Double diffused Metal Oxide Semiconductor (DMOS) transistor having low on-resistance and high breakdown voltage.
2. Description of the Related Art
Integrated circuits in which a control function and a driver function are combined are usually referred to as smart power devices. Such a smart power device has a lateral DMOS transistor at its output terminal which is designed to usually operate with high voltage. In such a high voltage lateral DMOS transistor, breakdown voltage is critical in terms of the stability of a device, and on-resistance is critical in terms of the operational characteristics of the device. In order to decrease the on-resistance of the device, the doping concentration within a drift region between a drain region and a channel region should be increased. However, in this case, the drift region is not completely depleted resulting in a decrease in breakdown voltage. To overcome this problem, recently, lateral DMOS transistors employing a double Reduced Surface Field (RESURF) structure have been developed. A lateral DMOS transistor employing the double RESURF structure is disclosed in U.S. Pat. No. 6,087,232.
Referring to
A gate insulation layer 19 and a gate electrode 20 are sequentially formed on the channel region of the p-body region 13. The n+ source region 15 and the p+ contact region 16 are electrically connected to a source electrode 21. The n+ drain region 18 is electrically connected to a drain electrode 22. The gate electrode 20, the source electrode 21 and the drain electrode 22 are insulated from one another by an interlayer insulation layer 23. Reference numeral 24 denotes an isolation layer.
In such a lateral DMOS transistor, when a bias voltage is applied to the n+ drain region 18, a reverse bias voltage is applied to a first junction J1 between the semiconductor substrate 10 and the n-well region 12, and to a second junction J2 between the p-top region 17 and the n-well region 12. Here, a depletion region is vertically formed around the first and second junctions J1 and J2. Particularly, since a depletion region in the n-well region 12 is formed out of not only the first junction J1 but also the second junction J2, the n-well region 12 is completely depleted. When the n-well region 12 is completely depleted, a surface electric field is uniformly formed between the n+ source region 15 and the n+ drain region 18 so that the breakdown voltage of the device increases.
However, the on-resistance of the device may increase due to the p-top region 17. In addition, an area, in which carriers move, between the n∼ source region 15 and the n+ drain region 18 is reduced so that the current carrying performance of the device is reduced.
To solve the above problems, it is an object of the present invention to provide a high voltage lateral Double diffused Metal Oxide Semiconductor (DMOS) transistor having low on-resistance and high breakdown voltage without reducing current carrying performance between a source and a drain.
Accordingly, to achieve the above object of the invention, there is provided a high voltage lateral DMOS transistor including a semiconductor substrate of a first conductivity type. A gate electrode is partially formed on the semiconductor substrate to be insulated from the semiconductor substrate. A body region of the first conductivity type with a channel region overlapping with the gate electrode is formed in a first area of the semiconductor substrate. A source region of a second conductivity type is formed within the body region. A drift region of the second conductivity type is formed in a second area of the semiconductor substrate adjacent to the channel region. A drain region of the second conductivity type is formed within the drift region. Pluralities of well regions of the first conductivity type are formed to be horizontally spaced out within the drift region.
Preferably, each of the well regions of the first conductivity type has the shape of a column, the top surfaces of the well regions and the top surface of the drift region are on the same plane, and the bottom surfaces of the well regions and the bottom surface of the drift region are on the same plane. Preferably, each of the top and bottom surfaces of each well region of the first conductivity type having the shape of a column has a circular shape. Preferably, the well regions of the first conductivity type are disposed between the channel region and the drain region. Preferably, the high voltage lateral DMOS transistor further includes a source electrode electrically connected to the source region, and a drain electrode electrically connected to the drain region. Preferably, the first conductivity type is a p-type, and the second conductivity type is an n-type. Alternatively, the first conductivity type may be an n-type, and the second conductivity type may be a p-type.
The above objective and advantages of the present invention will become more apparent by describing in detail a preferred embodiment thereof with reference to the attached drawings in which:
Hereinafter, an embodiment of the present invention will be described in detail with reference to the attached drawings. The present invention is not restricted to the following embodiment, and many variations are possible within the sprit and scope of the present invention. The embodiment of the present invention is provided in order to more completely explain the present invention to anyone skilled in the art. For example, n-type regions may be p-type regions, and vice versa. In the drawings, the thicknesses of layers or regions are exaggerated for clarity and the same reference numerals denote the same members.
Referring to
A plurality of p-well regions 170 and an n+ drain region 180 are formed within the n-well region 120. The p-well regions 170 are horizontally spaced out between the channel region 135 within the p-body region 130 and the n+ drain region 180. As seen from a plan view shown in
A gate insulation layer 190 and a gate electrode 200 are sequentially formed on the channel region 135 in the p-body region 130. The n+ source region 150 and the p+ contact region 160 are electrically connected to a source electrode 210. The n+ drain region 180 is electrically connected to a drain electrode 220. The gate electrode 200, the source electrode 210 and the drain electrode 220 are insulated from one another by an interlayer insulation layer 230. Reference numeral 240 denotes an isolation layer formed by LOCal Oxidation of Silicon (LOCOS).
Only the n-well region 120 appears in some portions of the n-well region 120, i.e., the drift region of the high voltage lateral Double diffused Metal Oxide Semiconductor (DMOS) transistor, between the channel region 135 and the n+ drain region 180, as shown in
Stated another way, the invention provides a plurality of depletion wells 170 disposed in the drift region 120. The depletion wells 170 are doped with the first conductivity type (p- type) for depleting the drift region 120 in transverse directions. The depletion wells extend from the insulated layer 240 toward the opposite surface of the semiconductor substrate and terminate on the lower boundary of the drift region 120. The wells 170 have a column-like shape, including a circular cross section to define cylindrical columns. The opposite ends of the columns terminate on the opposite boundaries of the drift region.
As described above, according to the present invention, a plurality of p-well regions are formed to be spaced out within the n-well region between a channel region and a drain region so that the breakdown voltage of a device can be increased and the on-resistance of the device can be decreased. In addition, current carrying performance within the n-well region can be improved.
Jeon, Chang-ki, Choi, Young-suk, Kim, Min-hwan
Patent | Priority | Assignee | Title |
10020739, | Mar 27 2014 | Altera Corporation | Integrated current replicator and method of operating the same |
10096704, | Jun 30 2015 | Infineon Technologies Austria AG | Semiconductor device having a non-depletable doping region |
10103627, | Feb 26 2015 | Altera Corporation | Packaged integrated circuit including a switch-mode regulator and method of forming the same |
7015544, | Aug 23 2004 | TAHOE RESEARCH, LTD | Intergrated circuit employable with a power converter |
7186606, | Aug 23 2004 | Altera Corporation; Intel Corporation | Method of forming an integrated circuit employable with a power converter |
7190026, | Aug 23 2004 | TAHOE RESEARCH, LTD | Integrated circuit employable with a power converter |
7195981, | Aug 23 2004 | TAHOE RESEARCH, LTD | Method of forming an integrated circuit employable with a power converter |
7202529, | Mar 11 2003 | Infineon Technologies AG | Field effect transistor |
7214985, | Aug 23 2004 | Altera Corporation; Intel Corporation | Integrated circuit incorporating higher voltage devices and low voltage devices therein |
7229886, | Aug 23 2004 | TAHOE RESEARCH, LTD | Method of forming an integrated circuit incorporating higher voltage devices and low voltage devices therein |
7230302, | Jan 29 2004 | TAHOE RESEARCH, LTD | Laterally diffused metal oxide semiconductor device and method of forming the same |
7232733, | Aug 23 2004 | TAHOE RESEARCH, LTD | Method of forming an integrated circuit incorporating higher voltage devices and low voltage devices therein |
7244994, | Jan 29 2004 | TAHOE RESEARCH, LTD | Laterally diffused metal oxide semiconductor device and method of forming the same |
7319256, | Jun 19 2006 | Semiconductor Components Industries, LLC | Shielded gate trench FET with the shield and gate electrodes being connected together |
7352036, | Aug 03 2004 | Semiconductor Components Industries, LLC | Semiconductor power device having a top-side drain using a sinker trench |
7429523, | Oct 17 2001 | Semiconductor Components Industries, LLC | Method of forming schottky diode with charge balance structure |
7473603, | Jun 19 2006 | Semiconductor Components Industries, LLC | Method for forming a shielded gate trench FET with the shield and gate electrodes being connected together |
7504306, | Apr 06 2005 | Semiconductor Components Industries, LLC | Method of forming trench gate field effect transistor with recessed mesas |
7582519, | Nov 05 2002 | Semiconductor Components Industries, LLC | Method of forming a trench structure having one or more diodes embedded therein adjacent a PN junction |
7732876, | Aug 03 2004 | Semiconductor Components Industries, LLC | Power transistor with trench sinker for contacting the backside |
7759184, | Jan 29 2004 | TAHOE RESEARCH, LTD | Laterally diffused metal oxide semiconductor device and method of forming the same |
7859047, | Jun 19 2006 | Semiconductor Components Industries, LLC | Shielded gate trench FET with the shield and gate electrodes connected together in non-active region |
8026558, | Aug 03 2004 | Semiconductor Components Industries, LLC | Semiconductor power device having a top-side drain using a sinker trench |
8034682, | May 20 2003 | Semiconductor Components Industries, LLC | Power device with trenches having wider upper portion than lower portion |
8084327, | Apr 06 2005 | Semiconductor Components Industries, LLC | Method for forming trench gate field effect transistor with recessed mesas using spacers |
8101484, | Aug 16 2000 | Semiconductor Components Industries, LLC | Method of forming a FET having ultra-low on-resistance and low gate charge |
8148233, | Aug 03 2004 | Semiconductor Components Industries, LLC | Semiconductor power device having a top-side drain using a sinker trench |
8198677, | Oct 03 2002 | Semiconductor Components Industries, LLC | Trench-gate LDMOS structures |
8212315, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
8212316, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
8212317, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
8253195, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
8253196, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
8253197, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
8598658, | Oct 28 2010 | UNIVERSITY OF ELECTRONIC SCIENCE AND TECHNOLOGY OF CHINA | High voltage LDMOS device |
8633540, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
8680611, | Apr 06 2005 | Semiconductor Components Industries, LLC | Field effect transistor and schottky diode structures |
8710584, | Aug 16 2000 | Semiconductor Components Industries, LLC | FET device having ultra-low on-resistance and low gate charge |
8716783, | May 20 2003 | Semiconductor Components Industries, LLC | Power device with self-aligned source regions |
8716790, | Jan 29 2004 | TAHOE RESEARCH, LTD | Laterally diffused metal oxide semiconductor device and method of forming the same |
8841186, | Mar 04 2010 | X-Fab Semiconductor Foundries AG | Manufacturing of a semiconductor device and corresponding semiconductor device |
8987815, | Jan 29 2004 | TAHOE RESEARCH, LTD | Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same |
9299691, | Nov 30 2012 | Altera Corporation | Semiconductor device including alternating source and drain regions, and respective source and drain metallic strips |
9443839, | Nov 30 2012 | Altera Corporation | Semiconductor device including gate drivers around a periphery thereof |
9508785, | Nov 27 2013 | Altera Corporation | Semiconductor device including a resistor metallic layer and method of forming the same |
9536938, | Nov 27 2013 | Altera Corporation | Semiconductor device including a resistor metallic layer and method of forming the same |
9553081, | Nov 30 2012 | Altera Corporation | Semiconductor device including a redistribution layer and metallic pillars coupled thereto |
9673192, | Nov 27 2013 | Altera Corporation | Semiconductor device including a resistor metallic layer and method of forming the same |
9680008, | Jan 29 2004 | TAHOE RESEARCH, LTD | Laterally diffused metal oxide semiconductor device and method of forming the same |
Patent | Priority | Assignee | Title |
4040016, | Mar 31 1976 | International Business Machines Corporation | Twin nodes capacitance memory |
4831423, | Mar 29 1985 | U.S. Philips Corporation | Semiconductor devices employing conductivity modulation |
5602417, | Sep 27 1993 | SGS-THOMSON MICROELECTRONICS, S R L | Low-noise bipolar transistor operating predominantly in the bulk region |
5604359, | Jan 28 1993 | Sharp Kabushiki Kaisha | Parasitic PNP transistor with crystal defect layer in the emitter region |
5894145, | Apr 29 1994 | Texas Instruments Incorporated | Multiple substrate bias random access memory device |
5925905, | Jan 24 1995 | Infineon Technologies AG | MOS circuit configuration for switching high voltages on a semiconductor chip |
5976922, | Nov 27 1998 | United Microelectronics Corp. | Method for fabricating a high bias device compatible with a low bias device |
6072215, | Mar 25 1998 | Kabushiki Kaisha Toyota Chuo Kenkyusho | Semiconductor device including lateral MOS element |
6087232, | Oct 28 1997 | UNILOC 2017 LLC | Fabrication method of lateral double diffused MOS transistors |
6097063, | Jan 22 1996 | FUJI ELECTRIC CO , LTD | Semiconductor device having a plurality of parallel drift regions |
6107142, | Jun 08 1998 | Cree, Inc | Self-aligned methods of fabricating silicon carbide power devices by implantation and lateral diffusion |
6140170, | Aug 27 1999 | Bell Semiconductor, LLC | Manufacture of complementary MOS and bipolar integrated circuits |
6232827, | Jun 20 1997 | Intel Corporation | Transistors providing desired threshold voltage and reduced short channel effects with forward body bias |
6462378, | Jan 15 1999 | Fairchild Korea Semiconductor, Ltd. | Power MOSFET with decreased body resistance under source region |
6468847, | Nov 27 2000 | POWER INTERGRATIONS, INC | Method of fabricating a high-voltage transistor |
6664590, | Aug 01 2001 | Infineon Technologies AG | Circuit configuration for load-relieved switching |
6677643, | Mar 17 2000 | FUJI ELECTRIC CO , LTD | Super-junction semiconductor device |
20020063259, | |||
20020167020, | |||
20030132450, | |||
KR20008375, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 10 2002 | Fairchild Korea Semiconductor | (assignment on the face of the patent) | / | |||
May 28 2002 | CHOI, YOUNG-SUK | Fairchild Korea Semiconductor, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013784 | /0304 | |
May 28 2002 | JEON, CHANG-KI | Fairchild Korea Semiconductor, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013784 | /0304 | |
May 28 2002 | KIM, MIN-HWAN | Fairchild Korea Semiconductor, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013784 | /0304 | |
Aug 09 2002 | KIM, MIA-HWAN | Fairchild Korea Semiconductor, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013273 | /0413 | |
Aug 09 2002 | JEON, CHANG-KI | Fairchild Korea Semiconductor, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013273 | /0413 | |
Aug 09 2002 | CHOI, YUNG-SUK | Fairchild Korea Semiconductor, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013273 | /0413 | |
Nov 02 2017 | Fairchild Korea Semiconductor, Ltd | Semiconductor Components Industries, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044361 | /0205 | |
Nov 10 2017 | Fairchild Semiconductor Corporation | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 046530 | /0460 | |
Nov 10 2017 | Semiconductor Components Industries, LLC | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 046530 | /0460 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor Components Industries, LLC | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 046530, FRAME 0460 | 064075 | /0001 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Fairchild Semiconductor Corporation | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 046530, FRAME 0460 | 064075 | /0001 |
Date | Maintenance Fee Events |
Jun 15 2005 | ASPN: Payor Number Assigned. |
Jun 06 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 24 2012 | ASPN: Payor Number Assigned. |
May 24 2012 | RMPN: Payer Number De-assigned. |
May 31 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 30 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 21 2007 | 4 years fee payment window open |
Jun 21 2008 | 6 months grace period start (w surcharge) |
Dec 21 2008 | patent expiry (for year 4) |
Dec 21 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 21 2011 | 8 years fee payment window open |
Jun 21 2012 | 6 months grace period start (w surcharge) |
Dec 21 2012 | patent expiry (for year 8) |
Dec 21 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 21 2015 | 12 years fee payment window open |
Jun 21 2016 | 6 months grace period start (w surcharge) |
Dec 21 2016 | patent expiry (for year 12) |
Dec 21 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |