A method is described for debugging reconfigurable hardware. In one example embodiment, debugging information is written for each configuration cycle into a memory which is then evaluated by a debugger.

Patent
   7840842
Priority
Sep 03 2001
Filed
Aug 03 2007
Issued
Nov 23 2010
Expiry
Sep 02 2022

TERM.DISCL.
Extension
339 days
Assg.orig
Entity
Large
1
665
EXPIRED<2yrs
13. A method for debugging a program that defines a plurality of configurations for reconfigurable hardware, comprising:
for at least one of the configurations forming part of the program to be debugged:
executing the configuration on the reconfigurable hardware;
writing debugging information from the reconfigurable hardware into a memory;
reading, by a debugger, the debugging information from the memory; and
evaluating the debugging information.
1. A method for debugging a program that defines a plurality of configurations for reconfigurable hardware, comprising:
for each of at least some of the configurations forming part of the program to be debugged:
executing the configuration on the reconfigurable hardware;
writing debugging information from the reconfigurable hardware into a memory;
reading, by a debugger, the debugging information from the memory; and
evaluating the debugging information.
6. A method for efficiently debugging a program defining a plurality of configurations to be successively processed on a dynamically reconfigurable architecture including a plurality of logic elements cooperating with each other, the method comprising:
storing data in a memory in a configuration-conforming manner, the data generated by executing a configuration forming part of the program on the reconfigurable architecture, and including algorithmically relevant state data of the program that is associated with at least one of the configurations;
subsequently continuing execution of the program, the execution including a reconfiguration; and
detecting an error based on stored state data.
2. The method according to claim 1, wherein the hardware is reconfigurable with respect to at least one of a function and a networking configuration.
3. The method according to claim 2, wherein, for each of the at least some of the configurations, the execution of the configuration causes a configuration of the hardware with respect to the at least one the function and the networking configuration.
4. The method of claim 3, wherein the debugging information includes state information of a first of the at least some of the configurations used for a second of the at least some of the configurations.
5. The method of claim 2, wherein the memory is a random access memory (RAM).
7. The method according to claim 6, wherein the memory includes an internal memory of the dynamically reconfigurable architecture in which the state data is stored.
8. The method according to claim 6, wherein for each state for which corresponding state data is to be stored, the state remains unchanged at least until the corresponding state data is stored.
9. The method according to claim 6, wherein the data are stored in an external memory and the state data relate to a state of the reconfigurable architecture after linking of operands.
10. The method according to claim 6, wherein the data includes state data that is associated with a configuration processed when the data is stored and that is not required following termination of the configuration.
11. The method according to claim 10, wherein the data further includes state data that is association with the configuration processed when the data is stored and that is required following termination of the configuration for a subsequent configuration.
12. The method according to claim 6, wherein debugging information is read out by a dedicated debug configuration, and normal program execution continues subsequent to the reading out of the debugging information.

This application is a continuation of U.S. patent application Ser. No. 09/967,497, filed on Sep. 28, 2001, now U.S. Pat. No. 7,266,725 which claims benefit of priority under 35 U.S.C. §119 to German Patent Applications Serial Nos. 101 42 904.5, filed on Sep. 3, 2001 and 101 44 733.7, filed on Sep. 11, 2001, the entire contents of each of which are expressly incorporated herein by reference thereto.

The present invention relates to methods for debugging programs on configurable architectures.

A reconfigurable architecture includes chips (VPU) with configurable function and/or networking, particularly integrated chips with a multiplicity of arithmetic and/or logic and/or analog and/or storing and/or networking modules arranged one-dimensionally or multidimensionally (called PAEs in the text which follows) and/or communicative/peripheral modules (IO) which are connected to one another either directly or by one or more bus system(s). PAEs are arranged in any design, mixture and hierarchy. This arrangement will be called PAE array or PA in the further text.

The conventional type of these chips includes systolic arrays, neuron networks, multiprocessor systems, processors having a number of arithmetic logic units and/or logic cells, networking and network chips such as e.g. crossbar switches and also known chips of the conventional FPGA, DPGA, XPUTER etc. type. Particular reference is made in this context to the following patents by the same applicant: P 44 16 881.0-53, DE 197 81 412.3, DE 197 81 483.2, DE 196 54 846.2-53, DE 196 54 593.5-53, DE 197 04 044.6-53, DE 198 80 129.7, DE 198 61 088.2-53, DE 199 80 312.9, PCT/DE 00/01869, DE 100 36 627.9-33, DE 100 28 397.7, DE 101 10 530.4, DE 101 11 014.6, PCT/EP 00/10516, EP 01 102 674.7, each of which is expressly incorporated herewith by reference in its entirety.

It should also be noted that the methods can also be applied to groups of a number of chips.

A number of methods and hardware implementations are presented which may enable VPU systems to be efficiently debugged.

Debugging may take place either by using a microcontroller appropriately connected to a VPU or by a loading as described in U.S. Pat. No. 5,943,242 (PACT01), U.S. Pat. No. 6,424,068 (PACT02), U.S. Pat. No. 6,088,795 (PACT04), U.S. Pat. No. 6,021,490 (PACT05), U.S. Ser. No. 09/598,926 (PACT09), U.S. Ser. No. 09/623,052 (PACT10), U.S. Ser. No. 09/967,847 (PACT11), U.S. Ser. No. 10/009,649 (PACT13), (PACT17), each of which is expressly incorporated herewith by reference in its entirety.

FIG. 1 illustrates a representation of an example embodiment of the finite state machine by a reconfigurable architecture.

FIG. 2 illustrates an example embodiment of the mapping of a finite state machine onto a reconfigurable architecture.

FIG. 3 illustrates an example embodiment of a diagrammatic structure of the debugging according to method B.

The programmer may specify, for example within the debugging tool, one or more conditions which start the debugging. The occurrence of the conditions may be determined at run time in the VPU. This may take place due to the occurrence of particular data values at particular variables and/or particular trigger values at particular PAEs.

In this example embodiment, a particular condition according to the abovementioned definition may be established by the programmer a number of clock cycles before the occurrence of the debugging condition. This may eliminate latency problems which will be discussed in the text which follows.

In the text which follows, two fundamental types of debugging for VPUs will be discussed, the method which may be employed in each case may depend on the choice of compiler: For compilers which generate code on the basis of instanced modules of a hardware description language (or similar language), method A may be particularly suitable and will be described in the text which follows.

For compilers similar to PACT11 which generate complex instructions in accordance with a method similar to VLIW, method B may be particularly suitable and will be described in the text which follows.

After the occurrence of a (pre)condition, the VPU may be stopped. After that, the relevant debugging information may be transferred from the PAEs to the debugging program. The relevant debugging information may have previously been established by the programmer in the debugging program. After all relevant debugging information has been read out, the next clock cycle may be executed and the relevant debugging information may be read out again. This may be repeated until the programmer terminates the debugging process.

One factor for the operation of the debugger is the possibility for the CT or another processor connected externally (called debugging processor (DB) in the text which follows) to read back in the internal data registers and/or status registers and/or state registers, and if possible, depending on implementation, other relevant registers and/or signals from the PAEs and/or the network (collectively known as debugging information in the text which follows). Such a possibility may be implemented, for example, with the connection between the loading logic and the data bus of a PAE created in U.S. Pat. No. 6,081,903 (PACT08/PCT) (PACT08/PCT 0403, FIG. 4).

It should be expressly noted that serial methods may also be used for reading out the registers. For example, JTAG may be selected and DB may also be connected, if necessary, as external separate device via this method.

Due to the occurrence of a condition and/or precondition, the clock may either be stopped or slowed down in order to provide sufficient readout time. This beginning of debugging may be triggered either directly by a PAE which calculated the (pre)condition(s) or by a loading logic due to any actions, for example due to the information that a (pre)condition occurred at a PAE and/or due to an action within the debugging processor and/or by any program and/or any external/peripheral source. To provide information, trigger mechanisms according to U.S. Pat. No. 5,943,242 (PACT01), U.S. Pat. No. 6,425,068 (PACT02), U.S. Pat. No. 6,081,903 (PACT08), U.S. Ser. No. 09/623,052 (PACT10), (PACT12), (PACT17) are available.

If the clock is slowed down, all relevant debugging information may need to be read out of the PAEs by the debugging processor within the slowed-down cycle of the processing clock.

If the clock is stopped, a single-step mode may be produced, i.e. the debugging processor may stop the processing clock until it has read out all debugging information. After that, it may restart the processing clock for one cycle and stop it again until all relevant debugging information has been read out.

The readout clock and the clock of the debugging processor may be independent of the processing clock of the PAEs so that the data processing is separate from the debugging and particularly the reading out of the debugging information.

With respect to the hardware, the stopping or slowing down of the clock may be achieved by conventional methods, such as, for example, gated clocks and/or PLLs and/or dividers or other methods.

At higher operating frequencies, latency may occur between the detection of the beginning of debugging and the stopping or slowing down of the clock. This latency may be precisely predetermined since the position of the delaying registers in the VPU may be defined by hardware and/or the algorithm to be debugged and may, therefore, be calculated precisely by the debugger.

However, the latency may shift the information provided to the debugging processor, in such a manner that it is no longer possible to read out the correct debugging information.

By inserting a multistage register pipeline which may transmit the debugging information in each clock cycle further by one register, the debugging processor may refer back to the same number of clock cycles of debugging information as the register pipeline is long.

Due to the precise calculability of the latency, the debugging program may now read out the relevant debugging information of the correct time from the register pipeline.

In this method, debugging may take place after the occurrence of the (pre)condition since it may be only after that that the clock may be slowed down or stopped and the debugging information may be read out. Debugging information from before the occurrence of the (pre)condition may not be visible initially.

However, it is possible, although with the loss of operating performance, to operate a VPU with a slowed-down clock or a single-step mode right from the start of an application. The relevant debugging information may be read out by the debugging processor from the start.

Relevant debugging information from the memory units which, according U.S. Pat. No. 5,943,242 (PACT01), U.S. Pat. No. 6,088,795 (PACT04), U.S. Ser. No. 10/009,649 (PACT13), U.S. Ser. No. 09/967,847 (PACT11), (PACT18), contain the application data and states of a particular operating step, may be transmitted to the debugging program. In the machine model of U.S. Pat. No. 5,943,242 (PACT01), U.S. Pat. No. 6,088,795 (PACT04), U.S. Ser. No. 09/967,847 (PACT11), U.S. Ser. No. 10/009,649 (PACT13), (PACT18), these memory units may operate as registers for storing data which has been calculated in the PA or parts of the PA within a configuration cycle. A memory unit may consist of an arbitrary arrangement and hierarchy of independent and dependent memories. It is possible to execute simultaneously a number of different algorithms on the PA which then use different memories.

For the application of this method that data and/or algorithmically relevant states may need to be stored in the memory units associated with the PAEs. A memory unit may be in each case dimensioned at least in such a manner that all relevant data and/or states of a cycle may be stored; the length of a cycle may be determined by the size of the memory unit.

Different data and/or states may be stored in the memory units in such a manner that they may be unambiguously correlated with the algorithm. As a result, the debugger may unambiguously identify the relevant data and/or states (debugging information).

The relevant debugging information may have been previously specified by the programmer within the debugging program. This debugging information may be read out of the memory units. Different methods are available for this and some possibilities will be described in greater detail in the text which follows. After all relevant debugging information has been read out, the next configuration cycle may be executed and the relevant debugging information may be read out again. This may be repeated until the programmer/debugger terminates the debugging process.

In other words, the relevant data and/or status information may be transmitted to the debugger configuration by configuration rather than clock cycle by clock cycle. This may occur from the memory units which are comparable to the registers of a CPU.

A factor for the operation of the debugger may be the possibility for the CT or any other processor connected externally (called debugging processor (DB) in the text which follows) to read the, for example, also internal, memory unit of the VPU. Such a possibility may be given, for example, by the CT being connected to the memories for preloading and reading the data and/or by the methods for writing the internal memories to external memories, described in PACT13. Memory (units) may be accessed by the debugging processor by various conventional methods (e.g., shared memory, bank switching).

According to the method A, the clock for reading out the memories may be either correspondingly slowed down, if necessary, or stopped and generated in single-step mode. In this arrangement, special intervention in the clock may be omitted depending on the implementation of the memories, e.g., in the case of the bank switching method. According to method B, stopping or slowing down the clock and reading out and/or copying and/or switching of the memory unit may be done only when a data processing cycle or configuration cycle has ended.

In U.S. Pat. No. 5,943,242 (PACT01), U.S. Pat. No. 6,088,795(PACT04), U.S. Ser. No. 09/967,847 (PACT11), U.S. Ser. No. 10/009,649 (PACT13), data processing methods are described in which a set of operations may be cyclically mapped to a reconfigurable data processing chip. In each cycle, a plurality of data may be calculated which originate from a peripheral source and/or an internal/external memory and are written to a peripheral source and/or an internal/external memory. In this arrangement, different and/or, above all, a number of independent memories may be used simultaneously in each case.

In other words, the memory units or a part of the memory units may be used as register set in this data processing method.

According to U.S. Ser. No. 09/967,847 (PACT11) and U.S. Ser. No. 10/009,649 (PACT13), all data and states which may be relevant for the further data processing may be stored in the memory units or read out of these. States which may be irrelevant for the further data processing need not be stored.

The distinction between relevant and irrelevant states may be demonstrated in the following example and reference is made to PACT11:

The state information of a comparison may be essential, for example, for the further processing of the data since it determines the functions to be executed.

A sequential divider may be produced, for example, by mapping a division instruction onto a hardware which only supports sequential division. This may produce a state which identifies the computing step within the division. This state may be irrelevant since only the result (i.e. the division performed) is required for the algorithm. In this case, therefore, only the result and the time information (i.e. the availability) may be needed.

The time information may be obtained, for example, by the RDY/ACK handshake in the VPU technology of U.S. Pat. No. 5,943,242 (PACT01), U.S. Pat. No. 6,425,068 B1 (PACT02), U.S. Ser. No. 10/009,649 (PACT13). However, it may be noted in this respect that the handshake may not represent a relevant state, either, since it may only signals the validity of the data as a result of which the remaining relevant information may be again reduced to the existence of valid data.

A distinction between locally and globally relevant states is demonstrated in U.S. Ser. No. 09/967,847 (PACT11) as follows:

Local: the state is only relevant within a single completed configuration. For this reason, it is not mandatory to store the state.

Global: the state information is needed for a number of configurations. The state may need to be stored.

It is now possible that the programmer wants to debug a locally relevant state which is not stored in the memories. In this case, the application may need to be modified to the extent that a debugging configuration may be produced (equivalent to the debugging code of processors) which exhibits a modification of the “normal” code of the application in such a manner that this state may be additionally written into the memory unit and may be thus provided to the debugger.

Debugging before the (pre)condition may be comparatively simple and may be performed without great performance losses since the debugging information needed may be available in memories. The debugging information may be saved simply by copying the memories into other memory areas. An even faster method may be to switch the memories by means of a (conventional) bank switching method between the individual configurations in such a manner that the debugging information may be located in a new bank in each case. The switching may be done in a very time-optimizing manner, even without effect on the processing performance in the optimum case.

In contrast to method A, irrelevant states may be picked up only with difficulty since they need not be stored (according to U.S. Ser. No. 09/967,847 (PACT11). In special cases, however, they may be additionally stored within the debugging code similar to the locally relevant states, and/or a method may be used in which method A and B are used jointly.

However, it should be mentioned that there does not appear to be any requirement for storing this information in the VPU technology according to U.S. Pat. No. 6,425,068 B1 (PACT02). It is only when programmable sequences according to U.S. Ser. No. 10/009,649 (PACT13) are used instead of the SM unit U.S. Pat. No. 6,425,068 B1 (PACT02), that it may be useful to debug irrelevant states.

The debugger program itself may run on a DB outside the PA. The debugging information may be read by the debugger according to method A or B and stored in a memory and/or memory area separate from the data processing. The debugger program may define the breakpoints and (pre)conditions. The debugger program may also take over control of the execution of the application, particularly the start of execution and the end of execution.

The debugger according to the invention may also communicate with other tools and particularly also debuggers according to U.S. Ser. No. 09/967,498 (PACT20) within a development environment, as a result of which the control and definition of the debugging parameters may be taken over from another debugger. Similarly, the debugger may provide the debugging information generated by it to another debugger or obtain from the latter its debugging information.

The determination of the occurrence of breakpoints and/or (pre)conditions, in particular, may be performed by another debugger from the units debugged by this other debugger. The debugger according to the invention and the VPU may then respond correspondingly.

Method A may be considerably more time- and resource-intensive than method B in which hardly any additional hardware may be required and moreover the time-consuming reading out of the debugging information from the start of the application may possibly be omitted. Method B may, therefore, be preferred in principle. However, applications which are formed by the compilation of normal HDL source codes onto a VPU may be scarcely suitable for applying method B. For compilers according to PACT11, however, method B must be clearly preferred.

FIGS. 1 and 2 may be associated with patent application PACT11. The different approaches of methods A and B have been drawn into the figures (A, B).

FIG. 1b illustrates a representation of an exemplary embodiment of the finite state machine by a reconfigurable architecture according to U.S. Pat. No. 5,943,242 (PACT01) and U.S. Pat. No. 6,088,795 (PACT04) (PACT04, FIGS. 12-15). The combinatorial network of FIG. 1a (0101) is replaced by an arrangement of PAEs 0107 (0101b). The register (0102) may be executed by a memory (0102b) which may store a number of cycles. The feedback according to 0105 may be done by 0105b. The inputs (0103b and 0104b, respectively) are equivalent to 0103 and 0104, respectively. The direct access to 0102b may be implemented by a bus by the array 0101b. The output 0106b is again equivalent to 0106.

FIG. 2 illustrates an example embodiment of the mapping of a finite state machine onto a reconfigurable architecture. 0201(x) represents the combinatorial network (which can be designed as PAEs according to FIG. 1b). There may be one or more memories for operands (0202) and one or more memories for results (0203). Additional data inputs/outputs according to 0103b, 0104b, 0106b are not shown for the sake of simplicity. The memories may be in each case associated with an address generator (0204, 0205). The operand and result memories (0202, 0203) may be physically or virtually coupled to one another in such a manner that, for example, the results of a function of one another may be used as operands and/or results and operands of a function of one another may be used as operands. Such coupling may be established, for example, by a bus systems or by a (re)configuration in accordance with which the function and networking of the memories with the 0201 s may be reconfigured.

FIG. 3 illustrates an example embodiment of a diagrammatic structure of the debugging according to method B. Reference is made to FIGS. 19, 20, 21 of patent application U.S. Pat. No. 6,038,650(PACT13) in which the principle of the memories is described. U.S. Pat. No. 6,038,650 (PACT13) is herewith incorporated to its full extent.

0101b and 0102b are illustrated as already described. In addition, an external memory unit is shown (0302) which may possibly be connected (0307) to 0102b similar to U.S. Pat. No. 6,038,650 (PACT13). Reference is made to the fact that both 0102b and 0302 may be external or internal memory units. Similarly, a memory unit may need to be defined as at least one register, a set of registers or a memory (RAM, flash, hard disk or similar). The debugging unit 0301 may set breakpoints within 0101b (0303) on the basis of which the actual debugging process may be triggered. When a breakpoint is reached, an information item (0304) may be sent to 0301 which starts the debugging process; at the same time, all provisions for debugging internal to 0101b, (e.g. stopping and/or slowing down of the clock) may be triggered. As an alternative, information may also be generated by 0301 and sent to 0101b. 0301 may access the data and/or states from the memory 0102b and/or the memory 0302 via 0305 and/or 0306. The accessing may be done, for example, by

As an example, a figure from U.S. Ser. No. 10/009,649 (PACT13) has been selected. Reference is made to the fact that, in principle, every memory method and every shared memory (stack, random access, FIFO etc.) may be correspondingly processed.

Vorbach, Martin, May, Frank, Nückel, Armin

Patent Priority Assignee Title
11803507, Oct 29 2018 SECTURION SYSTEMS, INC Data stream protocol field decoding by a systolic array
Patent Priority Assignee Title
2067477,
3242998,
3681578,
3757608,
3855577,
4233667, Oct 23 1978 International Business Machines Corporation Demand powered programmable logic array
4414547, Aug 05 1981 General Instrument Corporation; GENERAL SEMICONDUCTOR, INC Storage logic array having two conductor data column
4489857, Mar 22 1982 Bobrick Washroom Equipment, Inc. Liquid dispenser
4498134, Jan 26 1982 Hughes Electronics Corporation Segregator functional plane for use in a modular array processor
4498172, Jul 26 1982 Intersil Corporation System for polynomial division self-testing of digital networks
4566102, Apr 18 1983 International Business Machines Corporation Parallel-shift error reconfiguration
4571736, Oct 31 1983 UNIVERSITY OF SOUTHWESTERN LOUISIANA, A UNIVERSITY OF LA Digital communication system employing differential coding and sample robbing
4590583, Jul 16 1982 AT&T Bell Laboratories Coin telephone measurement circuitry
4591979, Aug 25 1982 NEC Corporation Data-flow-type digital processing apparatus
4623997, Dec 13 1984 United Technologies Corporation Coherent interface with wraparound receive and transmit memories
4663706, Oct 28 1982 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Multiprocessor multisystem communications network
4667190, Jul 30 1982 THESEUS RESEARCH, INC Two axis fast access memory
4682284, Dec 06 1984 American Telephone & Telegraph Co., AT&T Bell Lab. Queue administration method and apparatus
4686386, Mar 21 1984 Oki Electric Industry Co., Ltd. Power-down circuits for dynamic MOS integrated circuits
4706216, Feb 27 1985 XILINX, Inc.; XILINX, INC , A CA CORP Configurable logic element
4720778, Feb 05 1985 Agilent Technologies Inc Software debugging analyzer
4720780, Sep 17 1985 The Johns Hopkins University; JOHNS HOPKINS UNIVERSITY THE, BALTIMORE, MARYLAND, A CORP OF MARYLAND Memory-linked wavefront array processor
4739474, Mar 10 1983 Geo Semiconductor Inc Geometric-arithmetic parallel processor
4761755, Jul 11 1984 CVSI, INC Data processing system and method having an improved arithmetic unit
4791603, Jul 18 1986 Honeywell INC Dynamically reconfigurable array logic
4811214, Nov 14 1986 Princeton University; PRINCETON UNIVERSITY, NON-PROFIT ORGANIZATION Multinode reconfigurable pipeline computer
4852043, May 21 1986 Hewlett-Packard Company Daisy-chain bus system with truncation circuitry for failsoft bypass of defective sub-bus subsystem
4852048, Dec 12 1985 ITT Corporation; ITT CORPORATION, 320 PARK AVENUE, NEW YORK, N Y , 10022, A CORP OF DELAWARE Single instruction multiple data (SIMD) cellular array processing apparatus employing a common bus where a first number of bits manifest a first bus portion and a second number of bits manifest a second bus portion
4860201, Sep 02 1986 FIFTH GENERATION COMPUTER CORP Binary tree parallel processor
4870302, Mar 12 1984 XILINX, Inc. Configurable electrical circuit having configurable logic elements and configurable interconnects
4882687, Mar 31 1986 HO UNDERWATER ACQUISITION LLC Pixel processor
4884231, Sep 26 1986 Performance Semiconductor Corporation Microprocessor system with extended arithmetic logic unit
4891810, Oct 31 1986 Thomson-CSF Reconfigurable computing device
4901268, Aug 19 1988 Lockheed Martin Corporation Multiple function data processor
4910665, Sep 02 1986 Intel Corporation Distributed processing system including reconfigurable elements
4918440, Nov 07 1986 Atmel Corporation Programmable logic cell and array
4959781, May 16 1988 KUBOTA U S A INC System for assigning interrupts to least busy processor that already loaded same class of interrupt routines
4967340, Jun 12 1985 E-Systems, Inc. Adaptive processing system having an array of individually configurable processing components
4972314, May 20 1985 HE HOLDINGS, INC , A DELAWARE CORP ; Raytheon Company Data flow signal processor method and apparatus
4992933, Oct 27 1986 International Business Machines Corporation SIMD array processor with global instruction control and reprogrammable instruction decoders
5010401, Aug 11 1988 Mitsubishi Denki Kabushiki Kaisha Picture coding and decoding apparatus using vector quantization
5014193, Oct 14 1988 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Dynamically configurable portable computer system
5015884, Mar 29 1985 Lattice Semiconductor Corporation Multiple array high performance programmable logic device family
5021947, Mar 31 1986 Hughes Aircraft Company Data-flow multiprocessor architecture with three dimensional multistage interconnection network for efficient signal and data processing
5023775, Feb 14 1985 Intel Corporation Software programmable logic array utilizing "and" and "or" gates
5034914, May 15 1986 COMPUTER UPGRADE CORPORATION Optical disk data storage method and apparatus with buffered interface
5036473, Oct 05 1988 QUICKTURN DESIGN SYSTEMS, INC , DELAWARE CORPORATION Method of using electronically reconfigurable logic circuits
5041924, Nov 30 1988 Maxtor Corporation Removable and transportable hard disk subsystem
5043978, Sep 22 1988 Siemens Aktiengesellschaft Circuit arrangement for telecommunications exchanges
5047924, Dec 02 1988 Mitsubishi Denki Kabushiki Kaisha Microcomputer
5055997, Jan 13 1988 U.S. Philips Corporation System with plurality of processing elememts each generates respective instruction based upon portions of individual word received from a crossbar switch
5065308, Jan 29 1985 LUJACK SYSTEMS LLC Processing cell for fault tolerant arrays
5072178, Jun 09 1989 Hitachi, Ltd. Method and apparatus for testing logic circuitry by applying a logical test pattern
5076482, Oct 05 1990 The Fletcher Terry Company Pneumatic point driver
5081375, Jan 17 1989 National Semiconductor Corp. Method for operating a multiple page programmable logic device
5099447, Jan 22 1990 Alliant Computer Systems Corporation Blocked matrix multiplication for computers with hierarchical memory
5103311, Jan 11 1988 IPG Electronics 503 Limited Data processing module and video processing system incorporating same
5109503, May 22 1989 GE Fanuc Automation North America, Inc. Apparatus with reconfigurable counter includes memory for storing plurality of counter configuration files which respectively define plurality of predetermined counters
5113498, Nov 10 1987 Echelon Corporation Input/output section for an intelligent cell which provides sensing, bidirectional communications and control
5115510, Oct 20 1987 Sharp Kabushiki Kaisha Multistage data flow processor with instruction packet, fetch, storage transmission and address generation controlled by destination information
5123109, May 31 1983 RTPC CORPORATION; TM PATENTS, L P Parallel processor including a processor array with plural data transfer arrangements including (1) a global router and (2) a proximate-neighbor transfer system
5125801, Feb 02 1990 ISCO, INC Pumping system
5128559, Aug 30 1990 SGS-Thomson Microelectronics, Inc. Logic block for programmable logic devices
5142469, Mar 29 1990 GE Fanuc Automation North America, Inc. Method for converting a programmable logic controller hardware configuration and corresponding control program for use on a first programmable logic controller to use on a second programmable logic controller
5144166, Nov 02 1990 Atmel Corporation Programmable logic cell and array
5193202, May 29 1990 WAVETRACER, INC , A CORP OF MA Processor array with relocated operand physical address generator capable of data transfer to distant physical processor for each virtual processor while simulating dimensionally larger array processor
5203005, May 02 1989 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Cell structure for linear array wafer scale integration architecture with capability to open boundary I/O bus without neighbor acknowledgement
5204935, Aug 19 1988 Fuji Xerox Co., Ltd. Programmable fuzzy logic circuits
5208491, Jan 07 1992 BOARD OF REGENTS OF THE UNIVERSITY OF WASHINGTON, THE Field programmable gate array
5212716, Feb 05 1991 International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION, A CORP OF NY Data edge phase sorting circuits
5212777, Nov 17 1989 TEXAS INSTRUMENTS INCORPORATED, A CORP OF DE Multi-processor reconfigurable in single instruction multiple data (SIMD) and multiple instruction multiple data (MIMD) modes and method of operation
5218302, Feb 06 1991 Snap-On Tools Company Interface for coupling an analyzer to a distributorless ignition system
5226122, Aug 21 1987 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Programmable logic system for filtering commands to a microprocessor
5233539, Aug 15 1989 Lattice Semiconductor Corporation Programmable gate array with improved interconnect structure, input/output structure and configurable logic block
5237686, May 10 1989 Mitsubishi Denki Kabushiki Kaisha Multiprocessor type time varying image encoding system and image processor with memory bus control table for arbitration priority
5243238, Mar 17 1989 Xilinx, Inc Configurable cellular array
5247689, Feb 25 1985 Round Rock Research, LLC Parallel digital processor including lateral transfer buses with interrupt switches to form bus interconnection segments
5274593, Sep 28 1990 Intergraph Hardware Technologies Company High speed redundant rows and columns for semiconductor memories
5276836, Jan 10 1991 HITACHI, LTD , 6, KANDA SURUGADAI 4-CHOME, CHIYODA-KU, TOKYO, JAPAN; ARIX COMPUTER CORPORATION, 821 FOX LANE SAN JOSE, CALIFORNIA 95131 Data processing device with common memory connecting mechanism
5287472, May 02 1989 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Memory system using linear array wafer scale integration architecture
5287511, Jul 11 1988 Logic Devices Incorporated Architectures and methods for dividing processing tasks into tasks for a programmable real time signal processor and tasks for a decision making microprocessor interfacing therewith
5287532, Nov 14 1989 CAMBRIDGE PARALLEL PROCESSING LIMITED Processor elements having multi-byte structure shift register for shifting data either byte wise or bit wise with single-bit output formed at bit positions thereof spaced by one byte
5294119, Sep 27 1991 ADIDAS-SALOMON USA, INC ; TAYLOR MADE GOLF COMPANY, INC Vibration-damping device for a golf club
5301284, Jan 16 1991 Walker-Estes Corporation Mixed-resolution, N-dimensional object space method and apparatus
5301344, Jan 29 1991 Analogic Corporation Multibus sequential processor to perform in parallel a plurality of reconfigurable logic operations on a plurality of data sets
5303172, Feb 16 1988 SAMSUNG ELECTRONICS CO , LTD Pipelined combination and vector signal processor
5311079, Dec 17 1992 International Business Machines Corporation Low power, high performance PLA
5327125, Jul 13 1992 Sharp Kabushiki Kaisha Apparatus for and method of converting a sampling frequency according to a data driven type processing
5336950, Aug 29 1991 Atmel Corporation Configuration features in a configurable logic array
5343406, Jul 28 1989 XILINX, Inc.; XILINX, INC , A CORP OF CA Distributed memory architecture for a configurable logic array and method for using distributed memory
5347639, Jul 15 1991 International Business Machines Corporation Self-parallelizing computer system and method
5349193, May 20 1993 PRINCETON GAMMA-TECH INSTRUMENTS, INC Highly sensitive nuclear spectrometer apparatus and method
5353432, Sep 09 1988 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Interactive method for configuration of computer system and circuit boards with user specification of system resources and computer resolution of resource conflicts
5355508, May 07 1990 Mitsubishi Denki Kabushiki Kaisha Parallel data processing system combining a SIMD unit with a MIMD unit and sharing a common bus, memory, and system controller
5361373, Dec 11 1992 SeaSound, LLC; WAGNER & BROWN, LTD Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfigurable instruction execution means and method therefor
5365125, Jul 23 1992 XILINX, Inc.; Xilinx, Inc Logic cell for field programmable gate array having optional internal feedback and optional cascade
5379444, Jul 28 1989 Hughes Aircraft Company Array of one-bit processors each having only one bit of memory
5386154, Jul 23 1992 XILINX, INC , A DE CORP Compact logic cell for field programmable gate array chip
5386518, Feb 12 1993 HE HOLDINGS, INC , A DELAWARE CORP ; Raytheon Company Reconfigurable computer interface and method
5392437, Nov 06 1992 Intel Corporation Method and apparatus for independently stopping and restarting functional units
5408643, Feb 01 1991 Renesas Electronics Corporation Watchdog timer with a non-masked interrupt masked only when a watchdog timer has been cleared
5410723, Nov 21 1989 Deutsche ITT Industries GmbH Wavefront array processor for blocking the issuance of first handshake signal (req) by the presence of second handshake signal (ack) which indicates the readyness of the receiving cell
5412795, Feb 25 1992 Micral, Inc.; MICRAL, INC State machine having a variable timing mechanism for varying the duration of logical output states of the state machine based on variation in the clock frequency
5418952, Nov 23 1988 PARALLEL SIMULATION TECHNOLOGY, LLC Parallel processor cell computer system
5418953, Apr 12 1993 LOCKHEED MARTIN ROLM MIL-SPEC CORP Method for automated deployment of a software program onto a multi-processor architecture
5421019, Oct 07 1988 ROADMAP GEO LP III, AS ADMINISTRATIVE AGENT Parallel data processor
5422823, Aug 15 1989 Lattice Semiconductor Corporation Programmable gate array device having cascaded means for function definition
5425036, Sep 18 1992 Cadence Design Systems, INC Method and apparatus for debugging reconfigurable emulation systems
5426378, Apr 20 1994 XILINX, Inc.; Xilinx, Inc Programmable logic device which stores more than one configuration and means for switching configurations
5428526, Feb 03 1993 ALLEN-BRADLEY COMPANY, INC Programmable controller with time periodic communication
5430687, Apr 01 1994 XILINX, Inc.; Xilinx, Inc Programmable logic device including a parallel input device for loading memory cells
5440245, May 11 1990 Actel Corporation Logic module with configurable combinational and sequential blocks
5440538, Sep 23 1993 Massachusetts Institute of Technology Communication system with redundant links and data bit time multiplexing
5442790, May 24 1991 The Trustees of Princeton University Optimizing compiler for computers
5444394, Jul 08 1993 ALTERA CORPORATION, A DELAWARE CORPORATION PLD with selective inputs from local and global conductors
5448186, Mar 18 1993 Fuji Xerox Co., Ltd. Field-programmable gate array
5450022, Oct 07 1994 Xilinx Inc.; Xilinx, Inc Structure and method for configuration of a field programmable gate array
5455525, Dec 06 1993 Xilinx, Inc Hierarchically-structured programmable logic array and system for interconnecting logic elements in the logic array
5457644, Aug 20 1993 Actel Corporation Field programmable digital signal processing array integrated circuit
5465375, Jan 14 1992 France Telecom Multiprocessor system with cascaded modules combining processors through a programmable logic cell array
5469003, Nov 05 1992 Xilinx, Inc Hierarchically connectable configurable cellular array
5473266, Apr 19 1993 ALTERA CORPORATION, A DELAWARE CORPORATION Programmable logic device having fast programmable logic array blocks and a central global interconnect array
5473267, Feb 16 1993 SGS-Thomson Microelectronics Limited Programmable logic device with memory that can store routing data of logic data
5475583, Feb 22 1991 Prasendt Investments, LLC Programmable control system including a logic module and a method for programming
5475803, Jul 10 1992 LSI Logic Corporation Method for 2-D affine transformation of images
5475856, Nov 27 1991 International Business Machines Corporation Dynamic multi-mode parallel processing array
5477525, Sep 03 1992 Sony Corporation Data destruction preventing method, recording apparatus provided with data destruction preventing capability, and disc recorded with guard band
5483620, May 18 1990 International Business Machines Corp. Learning machine synapse processor system apparatus
5485103, Sep 03 1991 ALTERA CORPORATION A CORPORATION OF DELAWARE Programmable logic array with local and global conductors
5485104, Mar 29 1985 Lattice Semiconductor Corporation Logic allocator for a programmable logic device
5489857, Aug 03 1992 Lattice Semiconductor Corporation Flexible synchronous/asynchronous cell structure for a high density programmable logic device
5491353, Mar 17 1989 XILINX, Inc. Configurable cellular array
5493239, Jan 31 1995 Motorola, Inc. Circuit and method of configuring a field programmable gate array
5497498, Nov 05 1992 Giga Operations Corporation Video processing module using a second programmable logic device which reconfigures a first programmable logic device for data transformation
5504439, Apr 01 1994 XILINX, Inc. I/O interface cell for use with optional pad
5506998, Mar 20 1991 Fujitsu Limited Parallel data processing system using a plurality of processing elements to process data and a plurality of trays connected to some of the processing elements to store and transfer data
5510730,
5511173, Nov 08 1989 Ricoh Co., Ltd. Programmable logic array and data processing unit using the same
5513366, Sep 28 1994 International Business Machines Corporation Method and system for dynamically reconfiguring a register file in a vector processor
5521837, Jun 04 1992 XILINX, Inc. Timing driven method for laying out a user's circuit onto a programmable integrated circuit device
5522083, Nov 17 1989 Texas Instruments Incorporated Reconfigurable multi-processor operating in SIMD mode with one processor fetching instructions for use by remaining processors
5525971, Sep 23 1993 ARM Limited Integrated circuit
5530873, Oct 02 1992 HUDSON SOFT CO LTD Method and apparatus for processing interruption
5530946, Oct 28 1994 Dell USA, L.P.; DELL USA, L P Processor failure detection and recovery circuit in a dual processor computer system and method of operation thereof
5532693, Jun 13 1994 COMTECH TELECOMMUNICATIONS CORP Adaptive data compression system with systolic string matching logic
5532957, Jan 31 1995 Texas Instruments Incorporated Field reconfigurable logic/memory array
5535406, Dec 29 1993 Virtual processor module including a reconfigurable programmable matrix
5537057, Feb 14 1995 ALTERA CORPORATION A CORPORATION OF DELAWARE Programmable logic array device with grouped logic regions and three types of conductors
5537580, Dec 21 1994 NXP B V Integrated circuit fabrication using state machine extraction from behavioral hardware description language
5537601, Jul 21 1993 Hitachi, Ltd. Programmable digital signal processor for performing a plurality of signal processings
5541530, May 17 1995 ALTERA CORPORATION A CORPORATION OF DELAWARE Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks
5544336, Mar 19 1991 Fujitsu Limited Parallel data processing system which efficiently performs matrix and neurocomputer operations, in a negligible data transmission time
5548773, Mar 30 1993 The United States of America as represented by the Administrator of the Digital parallel processor array for optimum path planning
5550782, May 08 1992 ALTERA CORPORATION, A DELAWARE CORPORATION Programmable logic array integrated circuits
5555434, Aug 02 1990 Carlstedt Elektronik AB Computing device employing a reduction processor and implementing a declarative language
5559450, Jul 27 1995 Lattice Semiconductor Corporation Field programmable gate array with multi-port RAM
5561738, Mar 25 1994 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Data processor for executing a fuzzy logic operation and method therefor
5570040, Mar 22 1995 ALTERA CORPORATION, A DELAWARE CORPORATION Programmable logic array integrated circuit incorporating a first-in first-out memory
5572710, Sep 11 1992 Kabushiki Kaisha Toshiba High speed logic simulation system using time division emulation suitable for large scale logic circuits
5574930, Aug 12 1994 University of Hawaii Computer system and method using functional memory
5581731, Aug 30 1991 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Method and apparatus for managing video data for faster access by selectively caching video data
5583450, Aug 18 1995 XILINX, Inc.; Xilinx, Inc Sequencer for a time multiplexed programmable logic device
5586044, Aug 15 1989 Lattice Semiconductor Corporation Array of configurable logic blocks including cascadable lookup tables
5587921, Aug 15 1989 Lattice Semiconductor Corporation Array of configurable logic blocks each including a look up table having inputs coupled to a first multiplexer and having outputs coupled to a second multiplexer
5588152, May 22 1992 International Business Machines Corporation Advanced parallel processor including advanced support hardware
5590345, Nov 13 1990 IBM Corporation Advanced parallel array processor(APAP)
5590348, Jul 28 1992 International Business Machines Corporation Status predictor for combined shifter-rotate/merge unit
5596742, Apr 02 1993 Massachusetts Institute of Technology Virtual interconnections for reconfigurable logic systems
5600265, Sep 19 1986 Actel Corporation Programmable interconnect architecture
5600597, May 02 1995 XILINX, Inc. Register protection structure for FPGA
5600845, Jul 27 1994 WAGNER & BROWN, LTD ; SeaSound, LLC Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfigurable instruction execution means and method therefor
5606698, Apr 26 1993 Cadence Design Systems, INC Method for deriving optimal code schedule sequences from synchronous dataflow graphs
5608342, Oct 23 1995 XILINX, Inc.; Xilinx, Inc Hierarchical programming of electrically configurable integrated circuits
5611049, Jun 03 1992 RPX Corporation System for accessing distributed data cache channel at each network node to pass requests and data
5617547, Mar 29 1991 International Business Machines Corporation Switch network extension of bus architecture
5617577, Nov 27 1991 International Business Machines Corporation Advanced parallel array processor I/O connection
5619720, Oct 04 1994 Analog Devices, Inc. Digital signal processor having link ports for point-to-point communication
5625806, Dec 12 1994 Advanced Micro Devices, Inc. Self configuring speed path in a microprocessor with multiple clock option
5625836, Nov 13 1990 International Business Machines Corporation SIMD/MIMD processing memory element (PME)
5627992, Jan 20 1988 AMD TECHNOLOGIES HOLDINGS, INC ; GLOBALFOUNDRIES Inc Organization of an integrated cache unit for flexible usage in supporting microprocessor operations
5634131, Nov 06 1992 Intel Corporation Method and apparatus for independently stopping and restarting functional units
5635851, Feb 02 1996 XILINX, Inc.; Xilinx, Inc Read and writable data bus particularly for programmable logic devices
5642058, Oct 16 1995 Xilinx , Inc.; Xilinx, Inc Periphery input/output interconnect structure
5646544, Jun 05 1995 International Business Machines Corporation System and method for dynamically reconfiguring a programmable gate array
5646545, Aug 18 1995 XILINX, Inc.; Xilinx, Inc Time multiplexed programmable logic device
5649176, Aug 10 1995 Mentor Graphics Corporation Transition analysis and circuit resynthesis method and device for digital circuit modeling
5649179, May 19 1995 Motorola, Inc. Dynamic instruction allocation for a SIMD processor
5652529, Jun 02 1995 Atmel Corporation Programmable array clock/reset resource
5652894, Sep 29 1995 Intel Corporation Method and apparatus for providing power saving modes to a pipelined processor
5655069, Jul 29 1994 Fujitsu Limited Apparatus having a plurality of programmable logic processing units for self-repair
5655124, Mar 31 1992 SAMSUNG ELECTRONICS CO , LTD Selective power-down for high performance CPU/system
5656950, Oct 26 1995 XILINX, Inc.; Xilinx, Inc Interconnect lines including tri-directional buffer circuits
5657330, Nov 15 1994 Mitsubishi Denki Kabushiki Kaisha; Mitsubishi Electric Semiconductor Software Co., Ltd. Single-chip microprocessor with built-in self-testing function
5659785, Feb 10 1995 IBM Corporation Array processor communication architecture with broadcast processor instructions
5659797, Jun 24 1991 U S PHILIPS CORPORATION Sparc RISC based computer system including a single chip processor with memory management and DMA units coupled to a DRAM interface
5675262, Oct 26 1995 Xilinx, Inc Fast carry-out scheme in a field programmable gate array
5675743, Feb 22 1995 CAL MEDIA, L L C Multi-media server
5675757, Jul 22 1988 Direct match data flow memory for data driven computing
5680583, Feb 16 1994 Cadence Design Systems, INC Method and apparatus for a trace buffer in an emulation system
5682491, Dec 29 1994 IBM Corporation Selective processing and routing of results among processors controlled by decoding instructions using mask value derived from instruction tag and processor identifier
5687325, Apr 19 1996 Intellectual Ventures II LLC Application specific field programmable gate array
5694602, Oct 01 1996 The United States of America as represented by the Secretary of the Air Weighted system and method for spatial allocation of a parallel load
5696791, Jan 17 1995 VTECH INDUSTRIES, INC Apparatus and method for decoding a sequence of digitally encoded data
5696976, Dec 21 1990 Intel Corporation Protocol for interrupt bus arbitration in a multi-processor system
5701091, May 02 1995 XILINX, Inc. Routing resources for hierarchical FPGA
5705938, May 02 1995 XILINX, Inc. Programmable switch for FPGA input/output signals
5706482, May 31 1995 HTC Corporation Memory access controller
5713037, Nov 27 1991 International Business Machines Corporation Slide bus communication functions for SIMD/MIMD array processor
5717943, May 31 1991 International Business Machines Corporation Advanced parallel array processor (APAP)
5732209, Nov 29 1995 SAMSUNG ELECTRONICS CO , LTD Self-testing multi-processor die with internal compare points
5734869, Sep 06 1995 High speed logic circuit simulator
5734921, Nov 13 1990 International Business Machines Corporation Advanced parallel array processor computer package
5737516, Aug 30 1995 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Data processing system for performing a debug function and method therefor
5737565, Aug 24 1995 International Business Machines Corporation System and method for diallocating stream from a stream buffer
5742180, Feb 10 1995 Massachusetts Institute of Technology Dynamically programmable gate array with multiple contexts
5745734, Sep 29 1995 CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD Method and system for programming a gate array using a compressed configuration bit stream
5748872, Mar 22 1994 NORMAN, RICHARD S ; 4198638 CANADA INC Direct replacement cell fault tolerant architecture
5748979, Apr 05 1995 Xilinx, Inc Reprogrammable instruction set accelerator using a plurality of programmable execution units and an instruction page table
5752035, Apr 05 1995 XILINX, Inc.; XILINIX, INC Method for compiling and executing programs for reprogrammable instruction set accelerator
5754459, Feb 08 1996 Xilinx, Inc Multiplier circuit design for a programmable logic device
5754820, Jul 09 1991 Kabushiki Kaisha Toshiba Microprocessor system with cache memory for eliminating unnecessary invalidation of cache data
5754827, Oct 13 1995 Mentor Graphics Corporation; MENTOR GRAPHICS HOLDING LTD Method and apparatus for performing fully visible tracing of an emulation
5754871, Nov 13 1990 International Business Machines Corporation Parallel processing system having asynchronous SIMD processing
5760602, Jan 17 1996 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD Time multiplexing a plurality of configuration settings of a programmable switch element in a FPGA
5761484, Apr 01 1994 Massachusetts Institute of Technology Virtual interconnections for reconfigurable logic systems
5773994, Dec 15 1995 QuickLogic Corporation Method and apparatus for implementing an internal tri-state bus within a programmable logic circuit
5778439, Aug 18 1995 XILINX, Inc.; Xilinx, Inc Programmable logic device with hierarchical confiquration and state storage
5781756, Apr 01 1994 XILINX, Inc.; Xilinx, Inc Programmable logic device with partially configurable memory cells and a method for configuration
5784636, May 28 1996 National Semiconductor Corporation Reconfigurable computer architecture for use in signal processing applications
5794059, Nov 13 1990 International Business Machines Corporation N-dimensional modified hypercube
5794062, Apr 17 1995 Ricoh Corporation System and method for dynamically reconfigurable computing using a processing unit having changeable internal hardware organization
5801547, Mar 01 1996 XILINX, Inc. Embedded memory for field programmable gate array
5801715, Dec 06 1991 NORMAN, RICHARD S ; 4198638 CANADA INC Massively-parallel processor array with outputs from individual processors directly to an external device without involving other processors or a common physical carrier
5801958, Jun 14 1993 LSI Logic Corporation Method and system for creating and validating low level description of electronic design from higher level, behavior-oriented description, including interactive system for hierarchical display of control and dataflow information
5802290, Jul 29 1992 TAROFISS DATA LIMITED LIABILITY COMPANY Computer network of distributed virtual computers which are EAC reconfigurable in response to instruction to be executed
5804986, Dec 29 1995 RPX Corporation Memory in a programmable logic device
5815004, Oct 16 1995 XILINX, Inc.; Xilinx, Inc Multi-buffered configurable logic block output lines in a field programmable gate array
5815715, Jun 05 1995 Freescale Semiconductor, Inc Method for designing a product having hardware and software components and product therefor
5815726, Nov 04 1994 ALTERA CORPORATION, A CORP OF DELAWARE Coarse-grained look-up table architecture
5821774, May 26 1995 XILINX, Inc.; Xilinx, Inc Structure and method for arithmetic function implementation in an EPLD having high speed product term allocation structure
5828229, Sep 03 1991 ALTERA CORPORATION A CORPORATION OF DELAWARE Programmable logic array integrated circuits
5828858, Sep 16 1996 Virginia Tech Intellectual Properties, Inc.; Virginia Tech Intellectual Properties, Inc Worm-hole run-time reconfigurable processor field programmable gate array (FPGA)
5831448, Nov 05 1992 XILINX, Inc. Function unit for fine-gained FPGA
5838165, Aug 21 1996 NEORAM LLC High performance self modifying on-the-fly alterable logic FPGA, architecture and method
5841973, Mar 13 1996 Hewlett Packard Enterprise Development LP Messaging in distributed memory multiprocessing system having shell circuitry for atomic control of message storage queue's tail pointer structure in local memory
5844422, Nov 13 1996 XILINX, Inc. State saving and restoration in reprogrammable FPGAs
5844888, Nov 10 1987 Echelon Corporation Network and intelligent cell for providing sensing, bidirectional communications and control
5848238, Jan 12 1996 Hitachi, Ltd. Information processing system and logic LSI, detecting a fault in the system or the LSI, by using internal data processed in each of them
5854918, Jan 24 1996 Ricoh Company Ltd Apparatus and method for self-timed algorithmic execution
5857097, Mar 10 1997 Hewlett Packard Enterprise Development LP Method for identifying reasons for dynamic stall cycles during the execution of a program
5857109, Nov 05 1992 Altera Corporation Programmable logic device for real time video processing
5859544, Sep 05 1996 ALTERA CORPORATION, A CORPORATION OF DELAWARE Dynamic configurable elements for programmable logic devices
5860119, Nov 25 1996 VLSI Technology, Inc. Data-packet fifo buffer system with end-of-packet flags
5862403, Feb 17 1995 Kabushiki Kaisha Toshiba Continuous data server apparatus and data transfer scheme enabling multiple simultaneous data accesses
5865239, Feb 05 1997 Micropump, Inc. Method for making herringbone gears
5867691, Mar 13 1992 Kabushiki Kaisha Toshiba Synchronizing system between function blocks arranged in hierarchical structures and large scale integrated circuit using the same
5867723, Aug 05 1992 COX COMMUNICATIONS, INC Advanced massively parallel computer with a secondary storage device coupled through a secondary storage interface
5870620, Jun 01 1995 Sharp Kabushiki Kaisha Data driven type information processor with reduced instruction execution requirements
5884075, Mar 10 1997 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Conflict resolution using self-contained virtual devices
5887162, Apr 15 1994 Round Rock Research, LLC Memory device having circuitry for initializing and reprogramming a control operation feature
5887165, Jun 20 1997 HANGER SOLUTIONS, LLC Dynamically reconfigurable hardware system for real-time control of processes
5889533, Feb 17 1996 Samsung Electronics Co., Ltd. First-in-first-out device for graphic drawing engine
5889982, Jul 01 1995 Intel Corporation Method and apparatus for generating event handler vectors based on both operating mode and event type
5892370, Jun 21 1996 QuickLogic Corporation Clock network for field programmable gate array
5892961, Feb 17 1995 XILINX, Inc. Field programmable gate array having programming instructions in the configuration bitstream
5892962, Nov 12 1996 Lattice Semiconductor Corporation FPGA-based processor
5894565, May 20 1996 Atmel Corporation Field programmable gate array with distributed RAM and increased cell utilization
5901279, Oct 18 1996 Hughes Electronics Corporation Connection of spares between multiple programmable devices
5915123, Oct 31 1997 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Method and apparatus for controlling configuration memory contexts of processing elements in a network of multiple context processing elements
5924119, Nov 30 1990 Xerox Corporation Consistent packet switched memory bus for shared memory multiprocessors
5926638, Jan 17 1996 NEC Electronics Corporation Program debugging system for debugging a program having graphical user interface
5927423, Mar 05 1997 Massachusetts Institute of Technology Reconfigurable footprint mechanism for omnidirectional vehicles
5933023, Sep 03 1996 XILINX, Inc. FPGA architecture having RAM blocks with programmable word length and width and dedicated address and data lines
5933642, Apr 17 1995 Ricoh Corporation Compiling system and method for reconfigurable computing
5936424, Feb 02 1996 XILINX, Inc. High speed bus with tree structure for selecting bus driver
5943242, Nov 17 1995 Pact XPP Technologies AG Dynamically reconfigurable data processing system
5956518, Apr 11 1996 Massachusetts Institute of Technology Intermediate-grain reconfigurable processing device
5960193, Nov 30 1993 Texas Instruments Incorporated Apparatus and system for sum of plural absolute differences
5960200, May 03 1996 i-CUBE System to transition an enterprise to a distributed infrastructure
5966143, Oct 14 1997 Freescale Semiconductor, Inc Data allocation into multiple memories for concurrent access
5966534, Jun 27 1997 Intel Corporation Method for compiling high level programming languages into an integrated processor with reconfigurable logic
5970254, Jun 27 1997 Intel Corporation Integrated processor and programmable data path chip for reconfigurable computing
5978260, Aug 18 1995 XILINX, Inc. Method of time multiplexing a programmable logic device
5978583, Aug 07 1995 International Business Machines Corp. Method for resource control in parallel environments using program organization and run-time support
5996083, Aug 11 1995 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Microprocessor having software controllable power consumption
5999990, May 18 1998 GENERAL DYNAMICS ADVANCED INFORMATION SYSTEMS, INC; GENERAL DYNAMICS MISSION SYSTEMS, INC Communicator having reconfigurable resources
6003143, Jun 30 1994 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Tool and method for diagnosing and correcting errors in a computer program
6011407, Jun 13 1997 XILINX, Inc.; Xilinx, Inc Field programmable gate array with dedicated computer bus interface and method for configuring both
6014509, May 20 1996 Atmel Corporation Field programmable gate array having access to orthogonal and diagonal adjacent neighboring cells
6020758, Mar 11 1996 Altera Corporation Partially reconfigurable programmable logic device
6020760, Jul 16 1997 Cadence Design Systems, INC I/O buffer circuit with pin multiplexing
6021490, Dec 20 1996 Scientia Sol Mentis AG Run-time reconfiguration method for programmable units
6023564, Jul 19 1996 XILINX, Inc.; Xilinx, Inc Data processing system using a flash reconfigurable logic device as a dynamic execution unit for a sequence of instructions
6023742, Jul 18 1996 University of Washington Reconfigurable computing architecture for providing pipelined data paths
6026481, Apr 28 1995 XILINX, Inc. Microprocessor with distributed registers accessible by programmable logic device
6034538, Jan 21 1998 Lattice Semiconductor Corporation Virtual logic system for reconfigurable hardware
6035371, May 28 1997 Hewlett Packard Enterprise Development LP Method and apparatus for addressing a static random access memory device based on signals for addressing a dynamic memory access device
6038650, Feb 04 1997 Scientia Sol Mentis AG Method for the automatic address generation of modules within clusters comprised of a plurality of these modules
6038656, Sep 12 1997 California Institute of Technology Pipelined completion for asynchronous communication
6044030, Dec 21 1998 ADELANTE TECHNOLOGIES B V FIFO unit with single pointer
6047115, May 29 1997 XILINX, Inc.; Xilinx, Inc Method for configuring FPGA memory planes for virtual hardware computation
6049222, Dec 30 1997 Xilinx, Inc Configuring an FPGA using embedded memory
6049866, Sep 06 1996 LG ELECTRONICS, INC Method and system for an efficient user mode cache manipulation using a simulated instruction
6052773, Feb 10 1995 Massachusetts Institute of Technology DPGA-coupled microprocessors
6054873, Dec 05 1996 International Business Machines Corporation Interconnect structure between heterogeneous core regions in a programmable array
6055619, Feb 07 1997 CRYSTAL SEMICONDUCTOR CORP Circuits, system, and methods for processing multiple data streams
6058469, Apr 17 1995 Ricoh Co. Ltd. System and method for dynamically reconfigurable computing using a processing unit having changeable internal hardware organization
6076157, Oct 23 1997 GOOGLE LLC Method and apparatus to force a thread switch in a multithreaded processor
6077315, Apr 17 1995 Ricoh Company Ltd.; Ricoh Company Ltd Compiling system and method for partially reconfigurable computing
6081903, Feb 08 1997 Scientia Sol Mentis AG Method of the self-synchronization of configurable elements of a programmable unit
6084429, Apr 24 1998 XILINX, Inc.; Xilinx, Inc PLD having a window pane architecture with segmented and staggered interconnect wiring between logic block arrays
6085317, Apr 04 1997 Altera Corporation Reconfigurable computer architecture using programmable logic devices
6086628, Feb 24 1997 THE CHASE MANHATTAN BANK, AS COLLATERAL AGENT Power-related hardware-software co-synthesis of heterogeneous distributed embedded systems
6088795, Oct 08 1997 Scientia Sol Mentis AG Process for automatic dynamic reloading of data flow processors (DFPs) and units with two or three-dimensional programmable cell architectures (FPGAs, DPGAs and the like)
6092174, Jun 01 1998 BENHOV GMBH, LLC Dynamically reconfigurable distributed integrated circuit processor and method
6105105, Jul 19 1996 XILINX, Inc. Data processing system using configuration select logic, an instruction store, and sequencing logic during instruction execution
6105106, Dec 31 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Computer system, memory device and shift register including a balanced switching circuit with series connected transfer gates which are selectively clocked for fast switching times
6108760, Oct 31 1997 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Method and apparatus for position independent reconfiguration in a network of multiple context processing elements
6118724, Apr 30 1997 Canon Kabushiki Kaisha Memory controller architecture
6119181, Dec 20 1996 Scientia Sol Mentis AG I/O and memory bus system for DFPs and units with two- or multi-dimensional programmable cell architectures
6122719, Oct 31 1997 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Method and apparatus for retiming in a network of multiple context processing elements
6125408, Mar 10 1997 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Resource type prioritization in generating a device configuration
6127908, Nov 17 1997 Massachusetts Institute of Technology Microelectro-mechanical system actuator device and reconfigurable circuits utilizing same
6128720, Dec 29 1994 International Business Machines Corporation Distributed processing array with component processors performing customized interpretation of instructions
6134166, Mar 22 1995 Altera Corporation Programmable logic array integrated circuit incorporating a first-in first-out memory
6137307, Aug 04 1998 XILINX, Inc.; Xilinx, Inc Structure and method for loading wide frames of data from a narrow input bus
6145072, Aug 12 1993 Hughes Electronics Corporation Independently non-homogeneously dynamically reconfigurable two dimensional interprocessor communication topology for SIMD multi-processors and apparatus for implementing same
6150837, Feb 28 1997 MICROSEMI SOC CORP Enhanced field programmable gate array
6150839, Dec 12 1997 XILINX, Inc. Rapidly reconfigurable FPGA having a multiple region architecture with reconfiguration caches useable as data RAM
6154048, Aug 04 1998 XILINX, Inc. Structure and method for loading narrow frames of data from a wide input bus
6154049, Mar 27 1998 XILINX, Inc. Multiplier fabric for use in field programmable gate arrays
6157214, Jul 06 1998 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Wiring of cells in logic arrays
6170051, Aug 01 1997 Round Rock Research, LLC Apparatus and method for program level parallelism in a VLIW processor
6172520, Dec 30 1997 XILINX, Inc. FPGA system with user-programmable configuration ports and method for reconfiguring the FPGA
6173434, Jan 22 1997 HANGER SOLUTIONS, LLC Dynamically-configurable digital processor using method for relocating logic array modules
6178494, Sep 23 1996 CALLAHAN CELLULAR L L C Modular, hybrid processor and method for producing a modular, hybrid processor
6185256, Nov 19 1997 Fujitsu Limited Signal transmission system using PRD method, receiver circuit for use in the signal transmission system, and semiconductor memory device to which the signal transmission system is applied
6185731, Apr 14 1995 ADVANCED PROCESSOR TECHNOLOGIES LLC Real time debugger for a microcomputer
6188240, Jun 04 1998 HIRANUMA, TAKEO Programmable function block
6188650, Oct 21 1997 Sony Corporation Recording and reproducing system having resume function
6198304, Feb 23 1998 Xilinx, Inc Programmable logic device
6201406, Aug 04 1998 XILINX, Inc. FPGA configurable by two types of bitstreams
6202182, Jun 30 1998 Lattice Semiconductor Corporation Method and apparatus for testing field programmable gate arrays
6202627, Aug 05 1998 Honda Giken Kogyo Kabushiki Kaisha V-type multi-cylinder internal combustion engine
6204687, Apr 05 1999 XILINX, Inc.; Xilinx, Inc Method and structure for configuring FPGAS
6211697, May 25 1999 MICROSEMI SOC CORP Integrated circuit that includes a field-programmable gate array and a hard gate array having the same underlying structure
6212650, Nov 24 1997 XILINX, Inc.; Xilinx, Inc Interactive dubug tool for programmable circuits
6215326, Nov 18 1998 Altera Corporation Programmable logic device architecture with super-regions having logic regions and a memory region
6216223, Jan 12 1998 Altera Corporation Methods and apparatus to dynamically reconfigure the instruction pipeline of an indirect very long instruction word scalable processor
6219833, Dec 17 1997 HTC Corporation Method of using primary and secondary processors
6230307, Jan 26 1998 Xilinx, Inc System and method for programming the hardware of field programmable gate arrays (FPGAs) and related reconfiguration resources as if they were software by creating hardware objects
6240502, Jun 25 1997 Oracle America, Inc Apparatus for dynamically reconfiguring a processor
6243808, Mar 08 1999 Intel Corporation Digital data bit order conversion using universal switch matrix comprising rows of bit swapping selector groups
6247147, Oct 27 1997 Altera Corporation Enhanced embedded logic analyzer
6252792, Jan 29 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Field programmable processor arrays
6256724, Feb 04 1998 Texas Instruments Incorporated Digital signal processor with efficiently connectable hardware co-processor
6260179, Oct 23 1997 Columbus Steel Castings Company Cell arrangement evaluating method, storage medium storing cell arrangement evaluating program, cell arranging apparatus and method, and storage medium storing cell arranging program
6262908, Jan 29 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Field programmable processor devices
6263430, Aug 18 1995 XILINX, Inc. Method of time multiplexing a programmable logic device
6266760, Apr 11 1996 Massachusetts Institute of Technology Intermediate-grain reconfigurable processing device
6279077, May 22 1996 Texas Instruments Incorporated Bus interface buffer control in a microprocessor
6282627, Jun 29 1998 Intel Corporation Integrated processor and programmable data path chip for reconfigurable computing
6282701, Jul 31 1997 IDENTIFY SOFTWARE LTD System and method for monitoring and analyzing the execution of computer programs
6285624, Jul 08 2000 Multilevel memory access method
6286134, Apr 23 1999 Oracle America, Inc Instruction selection in a multi-platform environment
6288566, Sep 23 1999 Intel Corporation Configuration state memory for functional blocks on a reconfigurable chip
6289440, Jul 29 1992 TAROFISS DATA LIMITED LIABILITY COMPANY Virtual computer of plural FPG's successively reconfigured in response to a succession of inputs
6298396, Jun 01 1998 Advanced Micro Devices, INC System for loading a current buffer desciptor register with a value different from current value to cause a previously read buffer descriptor to be read again
6298472, May 07 1999 Intel Corporation Behavioral silicon construct architecture and mapping
6301706, Dec 31 1997 Elbrus International Limited Compiler method and apparatus for elimination of redundant speculative computations from innermost loops
6311200, Sep 23 1999 Intel Corporation Reconfigurable program sum of products generator
6311265, Mar 25 1996 International Business Machines Corporation Apparatuses and methods for programming parallel computers
6321366,
6321373,
6338106, Dec 20 1996 Scientia Sol Mentis AG I/O and memory bus system for DFPS and units with two or multi-dimensional programmable cell architectures
6341318, Aug 10 1999 Intel Corporation DMA data streaming
6347346, Jun 30 1999 Intel Corporation Local memory unit system with global access for use on reconfigurable chips
6349346, Sep 23 1999 Intel Corporation Control fabric unit including associated configuration memory and PSOP state machine adapted to provide configuration address to reconfigurable functional unit
6353841, Dec 17 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Reconfigurable processor devices
6362650, May 18 2000 XILINX, Inc.; Xilinx, Inc Method and apparatus for incorporating a multiplier into an FPGA
6370596, Aug 03 1999 Intel Corporation Logic flag registers for monitoring processing system events
6373779, May 19 2000 XILINX, Inc. Block RAM having multiple configurable write modes for use in a field programmable gate array
6374286, Apr 06 1998 Rockwell Collins, Inc Real time processor capable of concurrently running multiple independent JAVA machines
6378068, May 17 1991 NEC Corporation Suspend/resume capability for a protected mode microprocesser
6381624, Apr 29 1999 SAMSUNG ELECTRONICS CO , LTD Faster multiply/accumulator
6389379, May 02 1997 Cadence Design Systems, INC Converification system and method
6389579, Jan 26 1998 Intel Corporation Reconfigurable logic for table lookup
6392912, Jan 10 2001 Intel Corporation Loading data plane on reconfigurable chip
6398383, Oct 30 2000 Flashlight carriable on one's person
6400601, Jun 30 1999 Renesas Electronics Corporation Nonvolatile semiconductor memory device
6404224, Dec 19 1995 Fujitsu Limited Chain-connected shift register and programmable logic circuit whose logic function is changeable in real time
6405185, Apr 06 1992 International Business Machines Corporation Massively parallel array processor
6405299, Feb 11 1997 Scientia Sol Mentis AG Internal bus system for DFPS and units with two- or multi-dimensional programmable cell architectures, for managing large volumes of data with a high interconnection complexity
6421808, Apr 24 1998 Cadence Design Systems, INC Hardware design language for the design of integrated circuits
6421809, Jul 24 1998 INTERUNIVERSITAIRE MICRO-ELEKTRONICA CENTRUM IMEC VZW Method for determining a storage bandwidth optimized memory organization of an essentially digital device
6421817, May 29 1997 XILINX, Inc.; Xilinx, Inc System and method of computation in a programmable logic device using virtual instructions
6425054, Aug 19 1996 Samsung Electronics Co., Ltd. Multiprocessor operation in a multimedia signal processor
6425068, Dec 09 1996 Scientia Sol Mentis AG UNIT FOR PROCESSING NUMERIC AND LOGIC OPERATIONS FOR USE IN CENTRAL PROCESSING UNITS (CPUS), MULTIPROCESSOR SYSTEMS, DATA-FLOW PROCESSORS (DSPS), SYSTOLIC PROCESSORS AND FIELD PROGRAMMABLE GATE ARRAYS (EPGAS)
6426649, Dec 29 2000 QuickLogic Corporation Architecture for field programmable gate array
6427156, Jan 21 1997 XILINX, Inc.; Xilinx, Inc Configurable logic block with AND gate for efficient multiplication in FPGAS
6430309, Sep 15 1995 Hologic, Inc; Biolucent, LLC; Cytyc Corporation; CYTYC SURGICAL PRODUCTS, LIMITED PARTNERSHIP; SUROS SURGICAL SYSTEMS, INC ; Third Wave Technologies, INC; Gen-Probe Incorporated Specimen preview and inspection system
6434642, Oct 07 1999 XILINX, Inc.; Xilinx, Inc FIFO memory system and method with improved determination of full and empty conditions and amount of data stored
6434672, Feb 29 2000 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Methods and apparatus for improving system performance with a shared cache memory
6434695, Dec 23 1998 Apple Inc Computer operating system using compressed ROM image in RAM
6434699, Feb 27 1998 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Encryption processor with shared memory interconnect
6435054, Jan 30 1998 DaimlerChrysler AG Shifting device for a manual gear transmission
6437441, Jul 10 1997 KAWASAKI MICROELECTRONICS, INC Wiring structure of a semiconductor integrated circuit and a method of forming the wiring structure
6438747, Aug 20 1999 SAMSUNG ELECTRONICS CO , LTD Programmatic iteration scheduling for parallel processors
6457116, Oct 31 1997 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Method and apparatus for controlling contexts of multiple context processing elements in a network of multiple context processing elements
6476634, Feb 01 2002 XILINX, Inc. ALU implementation in single PLD logic cell
6477643, Dec 27 1996 Scientia Sol Mentis AG Process for automatic dynamic reloading of data flow processors (dfps) and units with two-or-three-dimensional programmable cell architectures (fpgas, dpgas, and the like)
6480937, Feb 25 1998 Scientia Sol Mentis AG Method for hierarchical caching of configuration data having dataflow processors and modules having two-or multidimensional programmable cell structure (FPGAs, DPGAs, etc.)--
6480954, Aug 18 1995 Xilinx Inc. Method of time multiplexing a programmable logic device
6483343, Dec 29 2000 QuickLogic Corporation Configurable computational unit embedded in a programmable device
6487709, Feb 09 2000 XILINX, Inc.; Xilinx, Inc Run-time routing for programmable logic devices
6490695, Jan 22 1999 Oracle America, Inc Platform independent memory image analysis architecture for debugging a computer program
6496971, Feb 07 2000 XILINX, Inc.; Xilinx, Inc Supporting multiple FPGA configuration modes using dedicated on-chip processor
6504398, May 25 1999 Actel Corporation Integrated circuit that includes a field-programmable gate array and a hard gate array having the same underlying structure
6507898, Apr 30 1997 Canon Kabushiki Kaisha Reconfigurable data cache controller
6507947, Aug 20 1999 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Programmatic synthesis of processor element arrays
6512804, Apr 07 1999 MACOM CONNECTIVITY SOLUTIONS, LLC Apparatus and method for multiple serial data synchronization using channel-lock FIFO buffers optimized for jitter
6513077, Dec 20 1996 Scientia Sol Mentis AG I/O and memory bus system for DFPs and units with two- or multi-dimensional programmable cell architectures
6516382, Dec 31 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory device balanced switching circuit and method of controlling an array of transfer gates for fast switching times
6518787, Sep 21 2000 Xilinx, Inc Input/output architecture for efficient configuration of programmable input/output cells
6519674, Feb 18 2000 Intel Corporation Configuration bits layout
6523107, Dec 17 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Method and apparatus for providing instruction streams to a processing device
6525678, Oct 06 2000 Altera Corporation Configuring a programmable logic device
6526520, Feb 08 1997 Scientia Sol Mentis AG Method of self-synchronization of configurable elements of a programmable unit
6538468, Jul 31 2000 MONTEREY RESEARCH, LLC Method and apparatus for multiple boot-up functionalities for a programmable logic device (PLD)
6538470, Sep 18 2000 Altera Corporation Devices and methods with programmable logic and digital signal processing regions
6539415, Sep 24 1997 Sony Corporation; Sony Pictures Entertainment, Inc Method and apparatus for the allocation of audio/video tasks in a network system
6539438, Jan 15 1999 Quickflex Inc. Reconfigurable computing system and method and apparatus employing same
6539477, Mar 03 2000 Intel Corporation System and method for control synthesis using a reachable states look-up table
6542394, Jan 29 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Field programmable processor arrays
6542844, Aug 02 2000 International Business Machines Corporation Method and apparatus for tracing hardware states using dynamically reconfigurable test circuits
6542998, Feb 08 1997 Scientia Sol Mentis AG Method of self-synchronization of configurable elements of a programmable module
6553395, Dec 17 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Reconfigurable processor devices
6553479, Oct 31 1997 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Local control of multiple context processing elements with major contexts and minor contexts
6567834, Dec 17 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Implementation of multipliers in programmable arrays
6571381, Feb 25 1998 Scientia Sol Mentis AG Method for deadlock-free configuration of dataflow processors and modules with a two- or multidimensional programmable cell structure (FPGAs, DPGAs, etc.)
6587939, Jan 13 1999 Kabushiki Kaisha Toshiba Information processing apparatus provided with an optimized executable instruction extracting unit for extending compressed instructions
6598128, Oct 01 1999 Renesas Electronics Corporation Microprocessor having improved memory management unit and cache memory
6606704, Aug 31 1999 Intel Corporation Parallel multithreaded processor with plural microengines executing multiple threads each microengine having loadable microcode
6631487, Sep 27 1999 Lattice Semiconductor Corporation On-line testing of field programmable gate array resources
6633181, Dec 30 1999 Xilinx, Inc Multi-scale programmable array
6657457, Mar 15 2000 Intel Corporation Data transfer on reconfigurable chip
6658564, Nov 20 1998 Altera Corporation Reconfigurable programmable logic device computer system
6665758, Oct 04 1999 NCR Voyix Corporation Software sanity monitor
6687788, Feb 25 2000 Scientia Sol Mentis AG Method of hierarchical caching of configuration data having dataflow processors and modules having two-or multidimensional programmable cell structure (FPGAs, DPGAs , etc.)
6697979, Dec 22 1997 Pact XPP Technologies AG Method of repairing integrated circuits
6704816,
6708325, Jun 27 1997 Intel Corporation Method for compiling high level programming languages into embedded microprocessor with multiple reconfigurable logic
6717436, Sep 29 1999 Infineon Technologies AG Reconfigurable gate array
6721830, Dec 20 1996 Scientia Sol Mentis AG I/O and memory bus system for DFPs and units with two- or multi-dimensional programmable cell architectures
6728871, Oct 08 1997 Scientia Sol Mentis AG Runtime configurable arithmetic and logic cell
6745317, Jul 30 1999 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Three level direct communication connections between neighboring multiple context processing elements
6748440, May 12 1999 Microsoft Technology Licensing, LLC Flow of streaming data through multiple processing modules
6751722, Oct 31 1997 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Local control of multiple context processing elements with configuration contexts
6754805, Aug 07 2000 DIVAN INDUSTRIES, LLC Method and apparatus for configurable multi-cell digital signal processing employing global parallel configuration
6757847, Dec 29 1998 GOOGLE LLC Synchronization for system analysis
6757892, Jun 24 1999 SRI International Method for determining an optimal partitioning of data among several memories
6782445, Jun 15 1999 HEWLETT-PACKARD DEVELOPMENT COMPANY L P Memory and instructions in computer architecture containing processor and coprocessor
6785826, Jul 17 1996 International Business Machines Corporation Self power audit and control circuitry for microprocessor functional units
6802026, May 15 2001 XILINX, Inc. Parameterizable and reconfigurable debugger core generators
6802206, Oct 11 2002 American Axle & Manufacturing, Inc. Torsional actuation NVH test method
6803787, Sep 25 2002 Lattice Semiconductor Corp. State machine in a programmable logic device
6820188, Dec 17 1997 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Method and apparatus for varying instruction streams provided to a processing device using masks
6829697, Sep 06 2000 International Business Machines Corporation Multiple logical interfaces to a shared coprocessor resource
6847370, Feb 20 2001 XUESHAN TECHNOLOGIES INC Planar byte memory organization with linear access
6868476, Aug 27 2001 Intel Corporation Software controlled content addressable memory in a general purpose execution datapath
6871341, Mar 24 2000 Intel Corporation Adaptive scheduling of function cells in dynamic reconfigurable logic
6874108, Aug 27 2001 Bell Semiconductor, LLC Fault tolerant operation of reconfigurable devices utilizing an adjustable system clock
6886092, Nov 19 2001 XILINX, Inc. Custom code processing in PGA by providing instructions from fixed logic processor portion to programmable dedicated processor portion
6901502, Dec 06 2000 Matsushita Electric Industrial Co., Ltd. Integrated circuit with CPU and FPGA for reserved instructions execution with configuration diagnosis
6928523, Jul 25 2000 Renesas Technology Corp Synchronous signal producing circuit for controlling a data ready signal indicative of end of access to a shared memory and thereby controlling synchronization between processor and coprocessor
6961924, May 21 2002 International Business Machines Corporation Displaying variable usage while debugging
6975138, Sep 04 1996 MICROSEMI SOC CORP Method and apparatus for universal program controlled bus architecture
6977649, Nov 23 1998 RPX Corporation 3D graphics rendering with selective read suspend
7000161, Oct 15 2001 Altera Corporation Reconfigurable programmable logic system with configuration recovery mode
7007096, May 12 1999 Microsoft Technology Licensing, LLC Efficient splitting and mixing of streaming-data frames for processing through multiple processing modules
7010687, Mar 14 2000 Sony Corporation Transmission apparatus, reception apparatus, transmission method, reception method and recording medium
7028107, Dec 27 1996 Scientia Sol Mentis AG Process for automatic dynamic reloading of data flow processors (DFPS) and units with two- or three- dimensional programmable cell architectures (FPGAS, DPGAS, and the like)
7038952, May 04 2004 XILINX, Inc. Block RAM with embedded FIFO buffer
7043416, Jul 27 2001 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD System and method for state restoration in a diagnostic module for a high-speed microprocessor
7210129, Aug 16 2001 Scientia Sol Mentis AG Method for translating programs for reconfigurable architectures
7216204, Aug 27 2001 Intel Corporation Mechanism for providing early coherency detection to enable high performance memory updates in a latency sensitive multithreaded environment
7237087, Dec 09 1996 Scientia Sol Mentis AG Reconfigurable multidimensional array processor allowing runtime reconfiguration of selected individual array cells
7249351, Aug 30 2000 Qualcomm Incorporated System and method for preparing software for execution in a dynamically configurable hardware environment
7254649, Jan 28 2000 Infineon Technologies AG Wireless spread spectrum communication platform using dynamically reconfigurable logic
7340596, Jun 12 2000 Altera Corporation Embedded processor with watchdog timer for programmable logic
7346644, Sep 18 2000 Altera Corporation Devices and methods with programmable logic and digital signal processing regions
7350178, Jun 12 2000 Altera Corporation Embedded processor with watchdog timer for programmable logic
7382156, Sep 04 1996 MICROSEMI SOC CORP Method and apparatus for universal program controlled bus architecture
7595659, Oct 09 2000 Scientia Sol Mentis AG Logic cell array and bus system
7650448, Dec 20 1996 Scientia Sol Mentis AG I/O and memory bus system for DFPS and units with two- or multi-dimensional programmable cell architectures
20010001860,
20010003834,
20010010074,
20010018733,
20010032305,
20020013861,
20020038414,
20020045952,
20020083308,
20020103839,
20020124238,
20020138716,
20020143505,
20020144229,
20020156962,
20020165886,
20030001615,
20030014743,
20030046607,
20030052711,
20030055861,
20030056085,
20030056091,
20030056202,
20030061542,
20030062922,
20030086300,
20030093662,
20030097513,
20030123579,
20030135686,
20030192032,
20040015899,
20040025005,
20040039880,
20040078548,
20040168099,
20040199688,
20050066213,
20050144210,
20050144212,
20050144215,
20060230094,
20060230096,
20090085603,
DE10028397,
DE10036627,
DE10129237,
DE10204044,
DE19651075,
DE19654593,
DE19654595,
DE19654846,
DE19704044,
DE19704728,
DE19704742,
DE19807872,
DE19822776,
DE19861088,
DE19926538,
DE3855673,
DE4221278,
DE4416881,
EP208457,
EP221360,
EP398552,
EP427429,
EP428327,
EP463721,
EP477809,
EP485690,
EP497029,
EP539595,
EP628917,
EP638867,
EP678985,
EP686915,
EP696001,
EP707269,
EP726532,
EP735685,
EP746106,
EP748051,
EP835685,
EP926594,
EP1061439,
EP1102674,
EP1115204,
EP1146432,
EP1669885,
FR2752466,
GB2304438,
JP11184718,
JP11307725,
JP1229378,
JP2000076066,
JP2000181566,
JP2000201066,
JP2000311156,
JP2001167066,
JP2001500682,
JP2001510650,
JP20020033457,
JP2130023,
JP2226423,
JP3961028,
JP5265705,
JP5276007,
JP5509184,
JP5858672,
JP6266605,
JP7086921,
JP7154242,
JP8069447,
JP8101761,
JP8102492,
JP8148989,
JP8221164,
JP8250685,
JP844581,
JP927745,
JP9294069,
RE34363, Mar 12 1984 XILINX, Inc. Configurable electrical circuit having configurable logic elements and configurable interconnects
RE34444, Jul 03 1991 XILINX, Inc. Programmable logic device
RE37195, May 02 1995 XILINX, Inc. Programmable switch for FPGA input/output signals
WO45282,
WO17771,
WO38087,
WO49496,
WO77652,
WO155917,
WO2071196,
WO2071248,
WO2071249,
WO2103532,
WO213000,
WO221010,
WO229600,
WO250665,
WO3017095,
WO3023616,
WO3025781,
WO3032975,
WO3036507,
WO3091875,
WO2004053718,
WO2004114128,
WO2005045692,
WO9004835,
WO9011648,
WO9201987,
WO9311503,
WO9406077,
WO9408399,
WO9500161,
WO9526001,
WO9810517,
WO9826356,
WO9828697,
WO9829952,
WO9831102,
WO9835294,
WO9835299,
WO9900731,
WO9900739,
WO9912111,
WO9932975,
WO9940522,
WO9944120,
WO9944147,
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 26 2009Pact XPP Technologies AGRICHTER, THOMAS, MR ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0238820403 pdf
Jun 26 2009Pact XPP Technologies AGKRASS, MAREN, MS ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0238820403 pdf
Jan 17 2014RICHTER, THOMASPact XPP Technologies AGASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0322250089 pdf
Jan 17 2014KRASS, MARENPact XPP Technologies AGASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0322250089 pdf
Mar 15 2018Pact XPP Technologies AGScientia Sol Mentis AGASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0455320745 pdf
Date Maintenance Fee Events
Apr 23 2014M2551: Payment of Maintenance Fee, 4th Yr, Small Entity.
Feb 24 2017STOL: Pat Hldr no Longer Claims Small Ent Stat
May 10 2018M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Jul 11 2022REM: Maintenance Fee Reminder Mailed.
Dec 26 2022EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Nov 23 20134 years fee payment window open
May 23 20146 months grace period start (w surcharge)
Nov 23 2014patent expiry (for year 4)
Nov 23 20162 years to revive unintentionally abandoned end. (for year 4)
Nov 23 20178 years fee payment window open
May 23 20186 months grace period start (w surcharge)
Nov 23 2018patent expiry (for year 8)
Nov 23 20202 years to revive unintentionally abandoned end. (for year 8)
Nov 23 202112 years fee payment window open
May 23 20226 months grace period start (w surcharge)
Nov 23 2022patent expiry (for year 12)
Nov 23 20242 years to revive unintentionally abandoned end. (for year 12)