A semiconductor integrated circuit device, a method of manufacturing the same, and a method of driving the same are provided. The device includes a semiconductor substrate, an upper electrode extending from a surface of the semiconductor substrate; a plurality of switching structures extending from both sidewalls of the upper electrode in a direction parallel to the surface of the semiconductor substrate, and a phase-change material layer disposed between the plurality of switching structures and the upper electrode.
|
1. A semiconductor integrated circuit device, comprising:
a semiconductor substrate;
an upper electrode extending from a surface of the semiconductor substrate;
a plurality of switching structures stacked and extending from either side of the upper electrode in a direction parallel to the surface of the semiconductor substrate; and
a phase-change material layer disposed between the plurality of switching structures and the upper electrode.
21. A semiconductor integrated circuit device, comprising:
a semiconductor substrate;
an upper electrode formed on a surface of the semiconductor substrate in a pillar shape and substantially connected to a bit line;
a plurality of switching structures extending from a sidewall of the upper electrode in a direction parallel to the surface of the semiconductor substrate; and
a phase-change material layer disposed between the plurality of switching structures and the upper electrode and the phase-change material is configured to change in phase according to an operation of the plurality of switching structures,
wherein the plurality of switching structures are alternatively stacked with an insulating layer being interposed, and
wherein the plurality of switching structures are electrically connected to difference word lines from each other.
27. A semiconductor integrated circuit device, comprising:
a semiconductor substrate;
an upper electrode formed in a pillar shape on the surface of the semiconductor substrate and substantially connected to a bit line;
a plurality of switching structures extending from a sidewall of the upper electrode in a direction parallel to the surface of the semiconductor substrate; and
a phase-change material layer formed along a bottom surface and a side surface of the upper electrode and being in partial contact with the plurality of switching structures to be phase-changed,
wherein the plurality of switching structures are stacked and disposed with an insulating layer placed in between,
wherein the plurality of switching structures are electrically connected to different word lines from each other, and
wherein the bit line is formed on a surface above the plurality of switching structures and substantially perpendicular to the word lines.
2. The device of
a heating electrode in contact with the phase-change material layer; and
a switching device disposed on one side of the heating electrode.
4. The device of
5. The device of
6. The device of
7. The device of
8. The device of
10. The device of
11. The device of
12. The device of
13. The device of
14. The device of
15. The device of
16. The device of
17. The device of
18. The device of
19. The device of
20. The device of
22. The device of
23. The device of
24. The device of
25. The device of
26. The device of
|
|||||||||||||||||||||||||||
The present application claims priority under 35 U.S.C. 119(a) to Korean application number 10-2011-0069624, filed on Jul. 13, 2011, in the Korean Patent Office, which is incorporated by reference in its entirety as if set forth in full.
1. Technical Field
The present invention relates to a semiconductor integrated circuit device, and more particularly, to a semiconductor integrated circuit device including a phase-change memory having a stacking structure, a method of manufacturing the same, and a method of driving the same.
2. Related Art
A nonvolatile memory device, for example, a phase-change memory device, may include a phase-change material that changes resistance according to a temperature. Typically, there is a chalcogenide (GST)-based material, which is comprised of germanium (Ge), antimony (Sb) and tellurium (Te), as the phase-change material. The phase-change material changes to either an amorphous state or a crystalline state based on a temperature that defines two states “reset” (or logic “1”) or “set (or logic “0”).
In a dynamic random access memory (DRAM) application, a phase-change memory device may include a plurality of memory cells defined by word lines and bit lines. Each of the plurality of memory cells may include a variable resistor, including a phase-change material, and a switching device, which selectively drives the variable resistor.
In the phase-change memory device, the word line may be provided in a junction region within a semiconductor substrate, the bit line may be provided in an interconnection region, and a diode or transistor may be used as the switching device.
It is useful to improve a memory cell density in the phase-change memory device and reduce the size of a chip area. However, reducing a minimum feature size of the memory cells is limited by an exposure source.
The present invention is directed to integrating more unit cells within a limited area.
According to one aspect of an exemplary embodiment, a semiconductor integrated circuit device includes a semiconductor substrate, an upper electrode extending from a surface of the semiconductor substrate with a predetermined height, a plurality of switching structures stacked and extending from both sidewalls of the upper electrode in a direction parallel to the surface of the semiconductor substrate, and a phase-change material layer disposed between the plurality of switching structures and the upper electrode.
According to another aspect of another exemplary embodiment, a semiconductor integrated circuit device includes a semiconductor substrate, an upper electrode formed on a surface of the semiconductor substrate in a pillar shape and substantially connected to a bit line, a plurality of switching structures extending from a sidewall of the upper electrode in a direction parallel to the surface of the semiconductor substrate, and a phase-change material layer disposed between the plurality of switching structures and the upper electrode and phase-changed according to an operation of the plurality of switching structures. The plurality of switching structures is alternatively stacked with an insulating layer being interposed. The plurality of switching structures is electrically connected to different word lines from each other.
According to still another aspect of another exemplary embodiment, a semiconductor integrated circuit device includes a semiconductor substrate, an upper electrode formed on the surface of the semiconductor substrate in a pillar type and substantially connected to a bit line, a plurality of switching structures extending from a sidewall of the upper electrode in a direction parallel to the surface of the semiconductor substrate, and a phase-change material layer formed along a bottom surface and a side surface of the upper electrode and be in partial contact with the plurality of switching structures to be phase-changed. The bit line is formed on a surface above the plurality of switching structures. The plurality of switching structures are alternatively stacked with an insulating layer being interposed and electrically connected to difference word lines, respectively and the bit line and the word line are substantially perpendicular to each other.
According to yet another aspect of another exemplary embodiment, a method of fabricating a semiconductor integrated circuit device is provided. The method includes forming a multi-layered insulating structure on a semiconductor substrate, forming a vertical hole in a predetermined portion of the multi-layered insulating structure, forming a plurality of horizontal holes in the multi-layered insulating structure at both sides of the vertical hole and extending in a direction parallel to the semiconductor substrate, forming switching structures in the plurality of horizontal holes, respectively, forming a phase-change material layer formed on sidewalls of the switching structures, and forming an upper electrode within the vertical hole to be in contact with the phase-change material layer.
According to yet another aspect of another exemplary embodiment, a method of driving a semiconductor integrated circuit device is provided. The method includes applying 0V to a word line connected to one of the plurality of switching structures which drives a cell to be selected and applying a programming voltage to non-selected word lines, and applying a write voltage or a read voltage to a bit line of the plurality of bit lines corresponding to the cell to be selected, and causing non-selected bit lines to be floating or grounded.
These and other features, aspects, and embodiments are described below in the section entitled “DESCRIPTION OF EXEMPLARY EMBODIMENT”.
The above and other aspects, features, and advantages of the subject matter of the present disclosure will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
Exemplary embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of exemplary embodiments (and intermediate structures). As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, exemplary embodiments should not be construed as limited to the particular shapes of regions illustrated herein but may be to include deviations in shapes that result, for example, from manufacturing. In the drawings, lengths and sizes of layers and regions may be exaggerated for clarity. Like reference numerals in the drawings denote like elements. It is also understood that when a layer is referred to as being “on” another layer or substrate, it can be directly on the other or substrate, or intervening layers may also be present.
A phase-change memory device will be described as an example of the semiconductor integrated circuit device in the exemplary embodiment.
First, referring to
Subsequently, referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
As shown in
Next, a write voltage V_write or a read voltage V_read may be applied to a bit line 180 corresponding to the specific cell Cell_a, and other non-selected bit lines 180 are floating or grounded. Through this process, the specific cell Cell_a may write or read.
Referring to
average area of a unit memory cell=2F×(4F+nF)/n (Equation)
where F denotes a minimum feature size and n denotes the number of diodes stacked.
The following table shows an average area according to the number of diodes stacked.
TABLE
n (Number of
Average area of
diodes stacked)
unit memory cell
4
4.0 F2
8
3.0 F2
16
2.5 F2
As the number of diodes stacked is increased, an average area of the unit memory cell is reduced.
As described above, by stacking memory cells at both sides of a phase-change pattern line disposed in plurality, cell integration density can be significantly improved.
Referring to
Referring to
Referring to
Although it is illustrated that first metal contact units 155 are simultaneously in contact with a plurality of switching structures in
Referring to
According to the exemplary embodiment shown in
Referring to
Although it is illustrated that the first metal contact units 155 is simultaneously in contact with a plurality of switching structures, one first metal contact unit 155 is substantially in contact with any one of switching structures in
According to the exemplary embodiment shown in
A process shown in
Referring to
In the phase-change memory device according to the exemplary embodiment, a phase-change is caused in the phase-change material layer 140 corresponding to a contact boundary with a heating electrode 135. In
In the exemplary embodiment shown in
A method of manufacturing the phase-change memory device in
Referring to
In the above-described phase-change memory device, a phase-change x3 is caused above and below the insulating layer 143. Since the insulating layer 143 is interposed between the phase-change material layers 140 extending substantially perpendicular to a surface of a substrate 100, a current path can be reduced and a current used for the phase-change can be reduced.
According to the exemplary embodiments of present invention, switching structures are stacked and disposed on both sides of an upper electrode electrically connected to a bit line to increase integration density.
While certain embodiments have been described above, it will be understood that the embodiments described are by way of example only. Accordingly, the devices and methods described herein should not be limited based on the described embodiments. Rather, the systems and methods described herein should only be limited in light of the claims that follow when taken in conjunction with the above description and accompanying drawings.
Lee, Hyun Jeong, Park, Nam Kyun, Kim, Sung Cheoul, Kim, Soo Gil, Sim, Joon Seop, Kim, Myoung Sub, Do, Gap Sok
| Patent | Priority | Assignee | Title |
| 10096653, | Feb 07 2014 | Crossbar, Inc | Monolithically integrated resistive memory using integrated-circuit foundry compatible processes |
| 10224370, | Aug 23 2010 | Crossbar, Inc. | Device switching using layered device structure |
| 10290801, | Feb 07 2014 | Crossbar, Inc | Scalable silicon based resistive memory device |
| 10910561, | Apr 13 2012 | Crossbar, Inc. | Reduced diffusion in metal electrode for two-terminal memory |
| 11744167, | Nov 27 2020 | Samsung Electronics Co., Ltd. | Semiconductor apparatus including a phase change material layer having a first and a second chalcogen layer |
| 9543359, | May 31 2011 | Crossbar, Inc. | Switching device having a non-linear element |
| 9564587, | Jun 30 2011 | Crossbar, Inc | Three-dimensional two-terminal memory with enhanced electric field and segmented interconnects |
| 9570678, | Jul 13 2010 | INNOSTAR SEMICONDUCTOR SHANGHAI CO , LTD | Resistive RAM with preferental filament formation region and methods |
| 9570683, | Jun 30 2011 | Crossbar, Inc. | Three-dimensional two-terminal memory with enhanced electric field and segmented interconnects |
| 9576616, | Oct 10 2012 | Crossbar, Inc. | Non-volatile memory with overwrite capability and low write amplification |
| 9583701, | Aug 14 2012 | Crossbar, Inc | Methods for fabricating resistive memory device switching material using ion implantation |
| 9590013, | Aug 23 2010 | Crossbar, Inc | Device switching using layered device structure |
| 9601690, | Jun 30 2011 | Crossbar, Inc. | Sub-oxide interface layer for two-terminal memory |
| 9601692, | Jul 13 2010 | Crossbar, Inc. | Hetero-switching layer in a RRAM device and method |
| 9620206, | May 31 2011 | Crossbar, Inc | Memory array architecture with two-terminal memory cells |
| 9627443, | Jun 30 2011 | Crossbar, Inc | Three-dimensional oblique two-terminal memory with enhanced electric field |
| 9633723, | Jun 23 2011 | Crossbar, Inc | High operating speed resistive random access memory |
| 9673255, | Apr 05 2012 | INNOSTAR SEMICONDUCTOR SHANGHAI CO , LTD | Resistive memory device and fabrication methods |
| 9685608, | Apr 13 2012 | INNOSTAR SEMICONDUCTOR SHANGHAI CO , LTD | Reduced diffusion in metal electrode for two-terminal memory |
| 9735358, | Aug 14 2012 | Crossbar, Inc. | Noble metal / non-noble metal electrode for RRAM applications |
| 9741765, | Feb 07 2014 | Crossbar, Inc | Monolithically integrated resistive memory using integrated-circuit foundry compatible processes |
| 9793474, | Apr 20 2012 | INNOSTAR SEMICONDUCTOR SHANGHAI CO , LTD | Low temperature P+ polycrystalline silicon material for non-volatile memory device |
| 9922970, | Feb 13 2015 | Qualcomm Incorporated | Interposer having stacked devices |
| 9972778, | May 02 2012 | INNOSTAR SEMICONDUCTOR SHANGHAI CO , LTD | Guided path for forming a conductive filament in RRAM |
| RE46335, | Nov 04 2010 | Crossbar, Inc. | Switching device having a non-linear element |
| Patent | Priority | Assignee | Title |
| 20100078622, | |||
| 20100315866, |
| Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
| Sep 21 2011 | KIM, MYOUNG SUB | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026965 | /0394 | |
| Sep 21 2011 | KIM, SOO GIL | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026965 | /0394 | |
| Sep 21 2011 | PARK, NAM KYUN | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026965 | /0394 | |
| Sep 21 2011 | KIM, SUNG CHEOUL | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026965 | /0394 | |
| Sep 21 2011 | DO, GAP SOK | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026965 | /0394 | |
| Sep 21 2011 | SIM, JOON SEOP | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026965 | /0394 | |
| Sep 21 2011 | LEE, HYUN JEONG | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026965 | /0394 | |
| Sep 23 2011 | SK Hynix Inc. | (assignment on the face of the patent) | / | |||
| Mar 23 2012 | Hynix Semiconductor Inc | SK HYNIX INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 032270 | /0681 |
| Date | Maintenance Fee Events |
| Mar 31 2016 | ASPN: Payor Number Assigned. |
| Jul 05 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
| Aug 16 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
| Date | Maintenance Schedule |
| Apr 08 2017 | 4 years fee payment window open |
| Oct 08 2017 | 6 months grace period start (w surcharge) |
| Apr 08 2018 | patent expiry (for year 4) |
| Apr 08 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
| Apr 08 2021 | 8 years fee payment window open |
| Oct 08 2021 | 6 months grace period start (w surcharge) |
| Apr 08 2022 | patent expiry (for year 8) |
| Apr 08 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
| Apr 08 2025 | 12 years fee payment window open |
| Oct 08 2025 | 6 months grace period start (w surcharge) |
| Apr 08 2026 | patent expiry (for year 12) |
| Apr 08 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |