A stackable FBGA package is configured such that conductive elements are placed along the outside perimeter of an integrated circuit (IC) device mounted to the FBGA. The conductive elements also are of sufficient size so that they extend beyond the bottom or top surface of the IC device, including the wiring interconnect and encapsulate material, as the conductive elements make contact with the FBGA positioned below or above to form a stack. The IC device, such as a memory chip, is mounted upon a first surface of a printed circuit board substrate forming part of the FBGA. Lead wires are used to attach the IC device to the printed board substrate and encapsulant is used to contain the IC device and wires within and below the matrix and profile of the conductive elements.
|
0. 1. A computer system having an input device, an output device, a processor connected to said input device and said output device, and a memory connected to said processor, comprising:
said memory comprising a memory module connected to said processor, said memory module including:
a ball grid array, comprising:
a printed circuit board substrate having a first surface, a second surface, and an aperture, said first surface including a plurality of conductive element pads, at least one conductive element pad on said second surface and at least one terminal pad on said second surface;
a memory semiconductor device-mounted within a first perimeter of said first surface of said printed circuit board substrate and having at least one bond pad;
at least one wire bond connected to said at least one bond pad on said memory semiconductor device and said at least one terminal pad on said second surface of said printed circuit board substrate while passing through said aperture;
a material placed along said aperture, on said at least one bond pad, said at least one terminal pad, and said at least one wire bond, forming a first profile height; and
a plurality of conductive elements, mounted along a second perimeter of said second surface, said second perimeter being greater than said first perimeter, and coupled to said at least one conductive element pad on said second surface, said plurality of conductive elements having a second profile height greater than said first profile height.
0. 21. A method of forming a substrate for use in a stacked semiconductor ball grid array assembly, comprising:
providing a substrate having a first surface, a second surface, and an aperture, providing a plurality of conductive element pads on the first and second surfaces, providing terminal pads located adjacent the aperture on the second surface, providing conductive traces located on the second surface and electrically coupled to at least one of the terminal pads and to at least one of the conductive elements pads, and providing conductive vias extending through the substrate and coupling at least one of the conductive element pads on the first surface to at least one of the conductive element pads on the second surface;
disposing a semiconductor die on the first surface of the substrate, the semiconductor die having a perimeter that is less than the perimeter on the first surface, the semiconductor die having bond pads that are placed over the aperture;
disposing conductive elements on a perimeter on at least some of the conductive element pads on the second surface and electrically coupling these conductive elements to at least some of the conductive element pads on the first surface through the conductive vias, the conductive elements having a conductive element profile height with respect to the second surface;
connecting the bond pads of the semiconductor die to at least one of the terminal pads on the second surface of the substrate by connecting a first end of a bond wire to at least one of the bond pads, extending the bond wire through the aperture, and coupling a second end of the bond wire to at least one of the terminal pads; and
disposing encapsulant material over the second surface of the substrate and in the aperture such that the encapsulant material covers the bond wires and a portion of the semiconductor die exposed by the aperture, the encapsulant material projecting beyond the second surface of the substrate at an encapsulant profile height, wherein the encapsulant profile height is less than the conductive element profile height,
wherein the encapsulant material projects beyond the second surface such that the encapsulant material is substantially colinear with pairs of the conductive elements that are aligned with a central portion of the second perimeter.
0. 7. A method of forming a stacked semiconductor assembly, comprising:
providing a plurality of semiconductor substrates each having a first surface, a second surface, at least one aperture, a plurality of terminal pads on the second surface adjacent the at least one aperture, the terminal pads coupled to conductive element pads on the second surface by conductive traces on the second surface, and a plurality of conductive element pads on the second surface;
mounting a respective semiconductor die having a perimeter on the first surface of each of the semiconductor substrates, the semiconductor dies having bond pads on a front surface disposed on the first surface of the respective substrates, the bond pads overlying the at least one aperture in the respective substrates;
connecting at least one bond pad of each of the semiconductor dies to at least one of the conductive element pads on the second surface of the respective substrate by connecting one end of a bond wire to a bond pad, extending the bond wire through the at least one aperture, and connecting the opposite end of the bond wire to one of the terminal pads on the second surface on the respective substrates;
covering the bond wires and the portion of the semiconductor dies overlying the at least one aperture of each substrate with an encapsulant material, the encapsulant material being disposed in the aperture and projecting beyond the second surface of the respective semiconductor substrate at a first profile height;
providing a plurality of conductive elements mounted on the conductive element pads on the second surface of each substrate, the conductive element pads forming a second perimeter on the substrate that is greater than a first perimeter, the conductive elements having a second profile height with respect to the second surface of the respective substrate that is greater than the first profile height, wherein the encapsulant material at the first profile height projects beyond the second surface of the semiconductor substrate such that the encapsulant material is substantially colinear with pairs of the conductive elements that are aligned with a central portion of the second perimeter; and
aligning each of the semiconductor substrates in the plurality and positioning the substrates one atop the other such that the conductive elements mounted on the second surface of a first semiconductor substrate of the plurality aligns with and couples to the conductive element pads on the first surface of a second semiconductor substrate of the plurality of substrates, to form a vertically stacked assembly.
0. 2. The computer system according to
0. 3. The computer system according to
0. 4. The computer system according to
0. 5. The computer system according to
0. 6. The computer system according to
0. 8. The method of forming the stacked semiconductor assembly of claim 7, wherein providing a plurality of conductive elements further comprises providing solder balls.
0. 9. The method of forming the stacked semiconductor assembly of claim 7, wherein mounting a semiconductor die further comprises forming a die attach pad on the first surface of each of the plurality of semiconductor substrates for receiving the respective semiconductor die.
0. 10. The method of claim 9, wherein forming a die attach pad further comprises forming an epoxy layer that is a dielectric.
0. 11. The method of claim 9, wherein forming a die attach pad further comprises forming a layer of adhesive and tape wherein the tape is a dielectric.
0. 12. The method of claim 11, wherein providing the tape further comprises providing a tape with an aperture that aligns with the aperture in the substrate.
0. 13. The method of claim 7, wherein mounting the semiconductor dies further comprises providing, for at least one of the semiconductor dies, a memory device.
0. 14. The method of claim 13, wherein mounting the semiconductor dies comprises mounting at least one dynamic memory device.
0. 15. The method of claim 13, wherein mounting a semiconductor die comprises mounting at least one EPROM device.
0. 16. The method of claim 15, wherein mounting an EPROM device comprises mounting a FLASH device.
0. 17. The method of claim 7, wherein mounting the semiconductor dies comprises providing a memory device for each of the semiconductor dies.
0. 18. The method of claim 7, wherein mounting the semiconductor dies further comprises providing semiconductor dies having bond pads located in the center portion.
0. 19. The method of claim 18, wherein providing the substrates with an aperture comprises providing a substrate with a centrally located aperture.
0. 20. The method of claim 7, wherein providing the substrates with an aperture comprises providing a substrate with a centrally located aperture.
0. 22. The method of claim 21, and further comprising disposing conductive elements forming a perimeter on the conductive element pads on the second surface and electrically coupling to at least one of the terminal pads on the second surface via the conductive traces on the second surface, the conductive elements having a conductive element profile height.
0. 23. The method of claim 21, and further comprising providing a die attach pad of dielectric material on the first surface of the substrate and located within the perimeter, the die attach pad for receiving a semiconductor device with bond pads to be placed over the aperture in the substrate, the die attach pad having an opening that aligns with the aperture in the substrate.
0. 24. The method of claim 21, wherein disposing conductive elements further comprises forming solder balls on the conductive element pads.
0. 25. The method of claim 21, and further comprising providing additional conductive element pads on the second surface which are coupled to conductive element pads on the first surface, by forming conductive traces on each surface and coupling the traces to conductive vias through the substrate, wherein at least some of these additional conductive element pads provide an electrically isolated path coupling a conductive element pad on the first surface to a conductive element pad on the second surface that is electrically isolated from any terminal pads on the substrate.
0. 26. The method of claim 21, wherein disposing the die on the first surface of the substrate further comprises forming a die attach pad on the substrate for receiving the semiconductor die having a thickness and mounting a semiconductor die on the die attach, the semiconductor die having a thickness, the combined thicknesses of the semiconductor die and the die attach pad forming a height with respect to the first surface of the substrate that is less than the conductive element profile height.
|
More than one reissue application has been filed for the reissue of U.S. Pat. No. 6,738,263. The reissue applications are U.S. application Ser. No. 09/944,512, filed Aug. 30, 2001, now U.S. Pat. No. 6,549,421, issued Apr. 15, 2003, which is a continuation of U.S. application Ser. No. 09/416,249, filed Oct. 12, 1999, now U.S. Pat. No. 6,331,939, issued Dec. 18, 2001, which is a divisional of U.S. application Ser. No. 09/072,101, filed May 4, 1998, now U.S. Pat. No. 6,072,233, issued Jun. 6, 2000.
This application is a continuation reissue application of U.S. application Ser. No. 10/222,243, filed Aug. 16, 2002, now U.S. Pat. No. 6,738,263, issued May 18, 2004, which is a continuation of U.S. application Ser. No. 09/944,512, filed Aug. 30, 2001, pending now U.S. Pat. No. 6,549,421, issued Apr. 15, 2003, which is a continuation of U.S. application Ser. No. 09/416,249, filed Oct. 12, 1999, now U.S. Pat. No. 6,331,939, issued Dec. 18, 2001, which is a divisional of U.S. application Ser. No. 09/072,101, filed May 4, 1998, now U.S. Pat. No. 6,072,233, issued Jun. 6, 2000.
The present invention relates generally to packaging semiconductor devices and, more particularly, the present invention relates to fine ball grid array packages that can be stacked to form highly dense components.
Ball grid array (BGA) semiconductor packages are well known in the art. BGA packages typically comprise a substrate, such as a printed circuit board, with a semiconductor die mounted on the top side of the substrate. The semiconductor die has a multitude of bond pads electrically connected to a series of metal traces on the top side of the printed circuit board. The connection between the bond pads and the metal traces is provided by wire bonds electrically and mechanically connected between the two. This series of metal traces is connected to a second series of metal traces on the underside of the printed circuit board through a series of vias. The second series of metal traces each terminate with a connect contact pad where a conductive element is attached. The conductive elements can be solder balls or conductive filled epoxy. The conductive elements are arranged in an array pattern and the semiconductor die and wire bonds are encapsulated with a molding compound.
As chip and grid array densities increase, the desire in packaging semiconductor chips has been to reduce the overall height or profile of the semiconductor package. The use of BGAs has allowed for this reduction of profile as well as increased package density. Density reduction has been achieved by utilizing lead frames, such as lead-over chips, in order to increase the densities as well as to branch out into being able to stack units one on top another.
One example of a lead chip design in a BGA package is shown in U.S. Pat. No. 5,668,405, issued Sep. 16, 1997. This patent discloses a semiconductor device that has a lead frame attached to the semiconductor chip. Through holes are provided that allow for solder bumps to connect via the lead frame to the semiconductor device. This particular reference requires several steps of attaching the semiconductor device to the lead frame, then providing sealing resin, and then adding a base film and forming through holes in the base film. A cover resin is added before solder bumps are added in the through holes to connect to the lead frame. This particular structure lacks the ability to stack devices one on top another.
U.S. Pat. No. 5,677,566, issued Oct. 14, 1997, and commonly assigned to the assignee of the present invention, discloses a semiconductor chip package that includes discrete conductive leads with electrical contact bond pads on a semiconductor chip. The lead assembly is encapsulated with a typical encapsulating material and electrode bumps are formed through the encapsulating material to contact the conductive leads. The electrode bumps protrude from the encapsulating material for connection to an external circuit. The semiconductor chip has the bond leads located in the center of the die, thus allowing the conductive leads to be more readily protected once encapsulated in the encapsulating material. Unfortunately, this particular assembly taught in the '566 patent reference also lacks the ability to stack one semiconductor device on top another.
Attempts have been made to stack semiconductor devices in three dimensional integrated circuit packages. One such design is disclosed in U.S. Pat. No. 5,625,221, issued Apr. 29, 1997. This patent discloses a semiconductor package assembly that has recessed edge portions that extend along at least one edge portion of the assembly. An upper surface lead is exposed therefrom and a top recess portion is disposed on a top surface of the assembly. A bottom recess portion is disposed on the bottom surface of the assembly such that when the assembly is used in fabricating a three-dimensional integrated circuit module, the recessed edge portion accommodates leads belonging to an upper semiconductor assembly to provide electrical interconnection therebetween. Unfortunately, the assembly requires long lead wires from the semiconductor chip to the outer edges. These lead wires add harmful inductance and unnecessary signal delay and can form a weak link in the electrical interconnection between the semiconductor device and the outer edges. Further, the device profile is a sum of the height of the semiconductor die, the printed circuit board to which it is bonded, the conductive elements, such as the solder balls, and the encapsulant that must cover the die and any wire bonds used to connect the die to the printed circuit board. So, reducing the overall profile is difficult because of the geometries required in having the lead pads on the semiconductor chip along the outer periphery with extended lead wires reaching from the chip to the outer edges.
Another stacked arrangement of semiconductor devices on a substrate interconnected by pins is illustrated in U.S. Pat. Nos. 5,266,912 and 5,400,003. However, the height of the stacked package is limited by the length of the pin connections between the individual multi-chip modules or printed circuit boards.
Accordingly, what is needed is a ball grid array package that allows stacking of packages on one another. This stackable package would have a lower profile than otherwise provided in the prior art and would reduce the number of steps in the assembly of the package.
According to the present invention, a stackable fine ball grid array (FBGA) package is disclosed that allows the stacking of one array upon another. This stackable FBGA package is configured such that conductive elements are placed along the outside perimeter of a semiconductor device (integrated circuit (IC) device) mounted to the FBGA. The conductive elements also are of sufficient size so that they extend beyond the bottom or top surface of the IC device. Wire interconnect connects the IC device in a way that does not increase the overall profile of the package. Encapsulating material protects both the IC device and the wire interconnect as the conductive elements make contact with the FBGA positioned below or above to form a stack. The IC device, such as a memory chip, is mounted upon a first surface of a printed circuit board substrate forming part of the FBGA. Lead wires, or wire interconnect, are used to attach the IC device to the printed circuit board substrate and an encapsulant is used to contain the IC device and wires within and below the matrix and profile of the conductive elements.
Additionally, certain pins on the FBGA in the stack require an isolated connection to the PC board. An example of such a requirement is when an activation signal for a particular IC device within the stack must be sent solely to that device and not to any of the other devices within the stack. This isolated connection connects to an adjacent ball on a different FBGA stack above or below that particular isolated connection since in common pin layouts of the devices are stacked together, and each device requires an isolated connection to the PC board. This provides for a stair step connection from the bottom of the FBGA stacked array to the top that allows each device, from the bottom one to the top one, to have an isolated connection from each other. This allows IC devices to be stacked one upon the other while maintaining a unique pin out for each pin required in the stack.
Further, the FBGA of the present invention keeps the wire lengths between the IC device and the conductors of the PC board to a minimum for the control of the impedance of the conductors.
Referring to drawing
FBGA package 10 further comprises an integrated circuit or semiconductor die 14 attached to a die attach pad 16 formed on the upper surface of substrate 12. Semiconductor die 14 is attached to die attach pad 16 using a dielectric adhesive that is nonconductive and has a thermal coefficient of expansion (TCE) that closely matches that of the semiconductor die 14. The adhesive can be any type of epoxy resin or other polymer adhesives typically used for such purposes. Alternately, the die attach pad 16 may be formed of double sided, adhesively coated tape, such as an adhesively coated Kapton™ tape or the like. The semiconductor die 14 is formed having a plurality of bond pads 18 that is formed on the active surface thereof which mates with die attach pad 16 of the substrate 12. Each bond pad of the plurality of bond pads 18 aligns with a corresponding aperture 24 in substrate 12. Each bond pad of the plurality of bond pads 18 is electrically connected to terminal pads 20 that are on the surface of substrate 12. Wire bonds 22 are used to form the connections between the plurality of bond pads 18 on the semiconductor die 14 and the terminal pads 20 of the substrate 12 wherein the wire bonds 22 pass through an aperture 24 formed in the substrate 12. A portion of semiconductor die 14 where the bond pads 18 are located, along with the cavity formed by aperture 24, is covered by an encapsulating material 26. Encapsulating material 26 covers or seals bond pads 18, terminal pads 20, and wire bonds 22 to protect them from dust, moisture, and any incidental contact. The encapsulating material 26 has a second height, the second height being less than the first height of the conductive elements 28.
Conductive elements 28 are attached or bonded to conductive traces 30 (see
Next, as illustrated in drawing
Depicted in drawing
Referring to drawing
A third embodiment of the present invention is depicted in drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
There has been shown and described a novel semiconductor chip package that is stackable and has a lower profile over that of the prior art. The particular embodiments shown in the drawings and described herein are for purposes of example and are not to be construed to limit the invention as set forth in the pending claims. Those skilled in the art may know numerous uses and modifications of the specific embodiments described without departing from the scope of the invention. The process steps described may, in some instances, be formed in a different order or equivalent structures and processes may be substituted for various structures and processes described.
Moden, Walter L., Corisis, David J., Brooks, Jerry M.
Patent | Priority | Assignee | Title |
9385014, | Feb 02 2007 | MUFG UNION BANK, N A | Flip-chip package covered with tape |
Patent | Priority | Assignee | Title |
3648131, | |||
4199777, | Feb 02 1976 | Hitachi, Ltd. | Semiconductor device and a method of manufacturing the same |
4371912, | Oct 01 1980 | Motorola, Inc. | Method of mounting interrelated components |
4446477, | Aug 21 1981 | Sperry Corporation | Multichip thin film module |
4483067, | Sep 11 1981 | U S PHILIPS CORPORATION | Method of manufacturing an identification card and an identification manufactured, for example, by this method |
4505799, | Dec 08 1983 | General Signal Corporation | ISFET sensor and method of manufacture |
4638348, | Aug 10 1982 | DOWTY ELECTRONIC COMPONENTS LIMITED, FASSETTS ROAD, LOUDWATER, BUCKINGHAMSHIRE | Semiconductor chip carrier |
4649418, | Sep 27 1982 | U S PHILIPS CORPORATIONNY, A DE CORP | Data card and method of manufacturing same |
4725924, | Apr 09 1986 | EM Microelectronic-Marin SA | Electronic unit especially for microcircuit cards and card comprising such a unit |
4731645, | May 14 1982 | U.S. Philips Corporation | Connection of a semiconductor to elements of a support, especially of a portable card |
4761681, | Sep 08 1982 | Texas Instruments Incorporated | Method for fabricating a semiconductor contact and interconnect structure using orientation dependent etching and thermomigration |
4829666, | May 20 1980 | GAO Gesellschaft fur Automation und Organisation mbH | Method for producing a carrier element for an IC-chip |
4841355, | Feb 10 1988 | Amdahl Corporation | Three-dimensional microelectronic package for semiconductor chips |
4868712, | Feb 04 1987 | Three dimensional integrated circuit package | |
4899107, | Sep 30 1988 | Micron Technology, Inc. | Discrete die burn-in for nonpackaged die |
4931853, | May 20 1986 | Kabushiki Kaisha Toshiba | IC card and method of manufacturing the same |
4954458, | Jun 03 1982 | Texas Instruments Incorporated | Method of forming a three dimensional integrated circuit structure |
4956694, | Nov 04 1988 | TWILIGHT TECHNOLOGY, INC | Integrated circuit chip stacking |
4975765, | Jul 22 1988 | Contraves AG | Highly integrated circuit and method for the production thereof |
4992849, | Feb 15 1989 | Micron Technology, Inc. | Directly bonded board multiple integrated circuit module |
4992850, | Feb 15 1989 | Micron Technology, Inc. | Directly bonded simm module |
4996587, | Apr 10 1989 | International Business Machines Corporation | Integrated semiconductor chip package |
5012323, | Nov 20 1989 | Micron Technology, Inc. | Double-die semiconductor package having a back-bonded die and a face-bonded die interconnected on a single leadframe |
5022580, | Mar 16 1988 | Intarsia Corporation | Vernier structure for flip chip bonded devices |
5041396, | Jul 18 1989 | NXP B V | Reusable package for holding a semiconductor chip and method for reusing the package |
5043794, | Sep 24 1990 | AGERE Systems Inc | Integrated circuit package and compact assemblies thereof |
5048179, | May 23 1986 | Ricoh Company, Ltd. | IC chip mounting method |
5063177, | Oct 04 1990 | Comsat Corporation | Method of packaging microwave semiconductor components and integrated circuits |
5068205, | May 26 1989 | General Signal Corporation | Header mounted chemically sensitive ISFET and method of manufacture |
5075253, | Apr 12 1989 | Advanced Micro Devices, Inc. | Method of coplanar integration of semiconductor IC devices |
5086018, | May 02 1991 | International Business Machines Corporation | Method of making a planarized thin film covered wire bonded semiconductor package |
5099309, | Apr 30 1990 | International Business Machines Corporation | Three-dimensional memory card structure with internal direct chip attachment |
5107328, | Feb 13 1991 | Round Rock Research, LLC | Packaging means for a semiconductor die having particular shelf structure |
5107329, | Feb 26 1988 | Hitachi, LTD; Hitachi VLSI Engineering Corp | Pin-grid array semiconductor device |
5128831, | Oct 31 1991 | Micron Technology, Inc. | High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias |
5138434, | Jan 22 1991 | Micron Technology, Inc. | Packaging for semiconductor logic devices |
5155067, | Mar 26 1991 | Micron Technology, Inc. | Packaging for a semiconductor die |
5188984, | Apr 21 1987 | Sumitomo Electric Industries, Ltd. | Semiconductor device and production method thereof |
5191511, | Feb 08 1991 | Kabushiki Kaisha Toshiba | Semiconductor device including a package having a plurality of bumps arranged in a grid form as external terminals |
5200363, | Dec 20 1990 | Robert Bosch GmbH | Method for manufacturing a semiconductor package including a glass support |
5216278, | Dec 04 1990 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor device having a pad array carrier package |
5218234, | Dec 23 1991 | Freescale Semiconductor, Inc | Semiconductor device with controlled spread polymeric underfill |
5222014, | Mar 02 1992 | Freescale Semiconductor, Inc | Three-dimensional multi-chip pad array carrier |
5231304, | Jul 27 1989 | Grumman Aerospace Corporation | Framed chip hybrid stacked layer assembly |
5239198, | Sep 06 1989 | Freescale Semiconductor, Inc | Overmolded semiconductor device having solder ball and edge lead connective structure |
5239447, | Sep 13 1991 | International Business Machines Corporation | Stepped electronic device package |
5258330, | Sep 24 1990 | Tessera, Inc. | Semiconductor chip assemblies with fan-in leads |
5266912, | Aug 19 1992 | Micron Technology, Inc.; Micron Technology, Inc | Inherently impedance matched multiple integrated circuit module |
5286679, | Mar 18 1993 | Round Rock Research, LLC | Method for attaching a semiconductor die to a leadframe using a patterned adhesive layer |
5291062, | Mar 01 1993 | Freescale Semiconductor, Inc | Area array semiconductor device having a lid with functional contacts |
5293068, | Feb 01 1990 | Hitachi, Ltd. | Semiconductor device |
5294750, | Sep 18 1990 | NGK Insulators, Ltd. | Ceramic packages and ceramic wiring board |
5299092, | May 23 1991 | Renesas Electronics Corporation | Plastic sealed type semiconductor apparatus |
5311401, | Jul 09 1991 | HE HOLDINGS, INC , A DELAWARE CORP ; Raytheon Company | Stacked chip assembly and manufacturing method therefor |
5313096, | Mar 16 1992 | STAKTEK GROUP L P | IC chip package having chip attached to and wire bonded within an overlying substrate |
5326428, | Sep 03 1993 | Micron Technology, Inc | Method for testing semiconductor circuitry for operability and method of forming apparatus for testing semiconductor circuitry for operability |
5343106, | Jun 07 1991 | Robert Bosch GmbH | Small size electric motor with housing provided with opening |
5346859, | May 30 1991 | Mitsubishi Denki Kabushiki Kaisha | Method for fabricating a full press-pack type semiconductor device |
5346861, | Sep 24 1990 | Tessera, Inc | Semiconductor chip assemblies and methods of making same |
5360942, | Nov 16 1993 | Advanced Technology Interconnect Incorporated | Multi-chip electronic package module utilizing an adhesive sheet |
5373189, | Aug 13 1992 | Commissariate a l'Energie Atomique | Three-dimensional multichip module |
5384689, | Dec 20 1993 | SHEN, MING-TUNG | Integrated circuit chip including superimposed upper and lower printed circuit boards |
5397917, | Apr 26 1993 | Apple Inc | Semiconductor package capable of spreading heat |
5397921, | Sep 03 1993 | UTAC Hong Kong Limited | Tab grid array |
5400003, | Aug 19 1992 | Micron Technology, Inc. | Inherently impedance matched integrated circuit module |
5409865, | Oct 03 1993 | UTAC Hong Kong Limited | Process for assembling a TAB grid array package for an integrated circuit |
5419807, | Mar 07 1994 | Micron Technology, Inc. | Method of providing electrical interconnect between two layers within a silicon substrate, semiconductor apparatus, and method of forming apparatus for testing semiconductor circuitry for operability |
5420460, | Aug 05 1993 | Taiwan Semiconductor Manufacturing Company, Ltd | Thin cavity down ball grid array package based on wirebond technology |
5422514, | May 11 1993 | KULICKE AND SOFFA INDUSTRIES, INC | Packaging and interconnect system for integrated circuits |
5426072, | Jan 21 1993 | Hughes Aircraft Company | Process of manufacturing a three dimensional integrated circuit from stacked SOI wafers using a temporary silicon substrate |
5434106, | Dec 22 1989 | Texas Instruments Incorporated | Integrated circuit device and method to prevent cracking during surface mount |
5434452, | Nov 01 1993 | Motorola, Inc. | Z-axis compliant mechanical IC wiring substrate and method for making the same |
5454161, | Apr 29 1993 | Fujitsu Limited | Through hole interconnect substrate fabrication process |
5468999, | May 26 1994 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Liquid encapsulated ball grid array semiconductor device with fine pitch wire bonding |
5473512, | Dec 16 1993 | AGERE Systems Inc | Electronic device package having electronic device boonded, at a localized region thereof, to circuit board |
5474957, | May 09 1994 | NEC Electronics Corporation | Process of mounting tape automated bonded semiconductor chip on printed circuit board through bumps |
5486723, | May 27 1993 | Super Talent Electronics, Inc | Packaged integrated circuit add-on card |
5489804, | Aug 28 1989 | Bell Semiconductor, LLC | Flexible preformed planar structures for interposing between a chip and a substrate |
5508556, | Sep 02 1994 | Motorola, Inc. | Leaded semiconductor device having accessible power supply pad terminals |
5528080, | Mar 05 1993 | Electrically conductive interconnection through a body of semiconductor material | |
5536685, | Sep 20 1994 | Sun Microsystems, Inc. | Low heat loss and secure chip carrier for cryogenic cooling |
5541450, | Nov 02 1994 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Low-profile ball-grid array semiconductor package |
5545291, | Dec 17 1993 | Regents of the University of California, The | Method for fabricating self-assembling microstructures |
5578525, | Dec 13 1993 | Fujitsu Limited | Semiconductor device and a fabrication process thereof |
5578869, | Mar 29 1994 | Advanced Technology Interconnect Incorporated | Components for housing an integrated circuit device |
5608265, | Mar 17 1993 | Renesas Electronics Corporation | Encapsulated semiconductor device package having holes for electrically conductive material |
5615089, | Jul 26 1994 | SOCIONEXT INC | BGA semiconductor device including a plurality of semiconductor chips located on upper and lower surfaces of a first substrate |
5616958, | Jan 25 1995 | International Business Machines Corporation; IBM Corporation | Electronic package |
5625221, | Mar 03 1994 | SAMSUNG ELECTRONIC CO , LTD | Semiconductor assembly for a three-dimensional integrated circuit package |
5625227, | Jan 18 1995 | Dell USA, L.P. | Circuit board-mounted IC package cooling apparatus |
5636104, | May 31 1995 | Samsung Electronics Co., Ltd. | Printed circuit board having solder ball mounting groove pads and a ball grid array package using such a board |
5637536, | Aug 13 1993 | Thomson-CSF | Method for interconnecting semiconductor chips in three dimensions, and component resulting therefrom |
5637915, | Dec 27 1991 | Fujitsu Ltd.; Kyushu Fujitsu Electronics Ltd | Semiconductor device affixed to an upper and a lower leadframe |
5639695, | Nov 02 1994 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Low-profile ball-grid array semiconductor package and method |
5639696, | Jan 31 1996 | Bell Semiconductor, LLC | Microelectronic integrated circuit mounted on circuit board with solder column grid array interconnection, and method of fabricating the solder column grid array |
5642261, | Dec 20 1993 | SGS-Thomson Microelectronics, Inc.; SGS-THOMSON MICROELECTRONICS, INC ATTN: LISA K JORGENSON | Ball-grid-array integrated circuit package with solder-connected thermal conductor |
5648679, | Sep 16 1994 | National Semiconductor Corporation | Tape ball lead integrated circuit package |
5663593, | Oct 17 1995 | National Semiconductor Corporation | Ball grid array package with lead frame |
5668405, | Sep 14 1994 | NEC Corporation | Semiconductor device with a film carrier tape |
5674785, | Nov 27 1995 | Round Rock Research, LLC | Method of producing a single piece package for semiconductor die |
5675180, | Jun 23 1994 | VERTICAL CIRCUITS SOLUTIONS, INC | Vertical interconnect process for silicon segments |
5677566, | May 08 1995 | NANYA | Semiconductor chip package |
5682061, | Sep 24 1990 | Tessera, Inc. | Component for connecting a semiconductor chip to a substrate |
5689091, | Sep 19 1996 | VLSI Technology, Inc. | Multi-layer substrate structure |
5696033, | Aug 16 1995 | Round Rock Research, LLC | Method for packaging a semiconductor die |
5714405, | Jun 11 1990 | Hitachi, Ltd.; Hitachi Microcomputer Systems, Ltd. | Semiconductor device |
5723907, | Jun 25 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | LOC SIMM |
5729432, | Jul 06 1995 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Ball grid array semiconductor package with improved heat dissipation and dehumidification effect |
5734198, | Nov 10 1994 | Micron Technology, Inc. | Multi-layer lead frame for a semiconductor device |
5739585, | Nov 27 1995 | Round Rock Research, LLC | Single piece package for semiconductor die |
5739588, | Aug 15 1994 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor device |
5741622, | Jun 06 1995 | Taiyo Ink Manufacturing Co., Ltd. | One-package photosolder resist composition developable with aqueous alkali solution and method for production of printed circuit board by use thereof |
5744862, | Mar 29 1996 | Renesas Electronics Corporation | Reduced thickness semiconductor device with IC packages mounted in openings on substrate |
5767575, | Oct 17 1995 | Prolinx Labs Corporation | Ball grid array structure and method for packaging an integrated circuit chip |
5770347, | Nov 11 1994 | Taiyo Ink Manufacturing Co., Ltd. | Photocurable and thermosetting coating composition and method for formation of solder mask for printed circuit board |
5780923, | Jun 10 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Modified bus bar with Kapton™ tape or insulative material on LOC packaged part |
5783866, | May 17 1996 | National Semiconductor Corporation | Low cost ball grid array device and method of manufacture thereof |
5783870, | Mar 16 1995 | National Semiconductor Corporation | Method for connecting packages of a stacked ball grid array structure |
5789803, | Aug 16 1995 | Round Rock Research, LLC | Semiconductor package |
5796586, | Aug 26 1996 | National Semiconductor, Inc. | Substrate board having an anti-adhesive solder mask |
5804874, | Mar 08 1996 | Samsung Electronics Co., Ltd. | Stacked chip package device employing a plurality of lead on chip type semiconductor chips |
5804880, | Nov 04 1996 | National Semiconductor Corporation | Solder isolating lead frame |
5811879, | Jun 26 1996 | Round Rock Research, LLC | Stacked leads-over-chip multi-chip module |
5814883, | Oct 04 1995 | Renesas Electronics Corporation | Packaged semiconductor chip |
5815372, | Mar 25 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Packaging multiple dies on a ball grid array substrate |
5818698, | Oct 12 1995 | Round Rock Research, LLC | Method and apparatus for a chip-on-board semiconductor module |
5834945, | Dec 31 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High speed temporary package and interconnect for testing semiconductor dice and method of fabrication |
5835988, | Mar 27 1996 | Mitsubishi Denki Kabushiki Kaisha | Packed semiconductor device with wrap around external leads |
5844315, | Mar 26 1996 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Low-profile microelectronic package |
5848467, | Sep 24 1990 | Tessera, Inc. | Methods of making semiconductor chip assemblies |
5852326, | Sep 24 1990 | Tessera, Inc. | Face-up semiconductor chip assembly |
5883426, | Apr 18 1996 | Godo Kaisha IP Bridge 1 | Stack module |
5893726, | Dec 15 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor package with pre-fabricated cover and method of fabrication |
5903049, | Oct 29 1997 | TESSERA ADVANCED TECHNOLOGIES, INC | Semiconductor module comprising semiconductor packages |
5915169, | Dec 22 1995 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor chip scale package and method of producing such |
5915977, | Jun 02 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and interconnect for making temporary electrical connections with bumped semiconductor components |
5920118, | Dec 18 1996 | MAGNACHIP SEMICONDUCTOR LTD | Chip-size package semiconductor |
5931685, | Jun 02 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interconnect for making temporary electrical connections with bumped semiconductor components |
5933710, | Jan 25 1994 | Invensas Corporation | Method of providing electrical connection between an integrated circuit die and a printed circuit board |
5950304, | Apr 28 1993 | Tessera, Inc. | Methods of making semiconductor chip assemblies |
5952611, | Dec 19 1997 | Texas Instruments Incorporated | Flexible pin location integrated circuit package |
5962921, | Mar 31 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interconnect having recessed contact members with penetrating blades for testing semiconductor dice and packages with contact bumps |
5963430, | Jul 23 1996 | International Business Machines Corporation | Multi-electronic device package comprising at least two substrates and at least four layers of electrically conductive circuitry |
5990547, | Mar 02 1998 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Semiconductor device having plated contacts and method thereof |
5994166, | Mar 10 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of constructing stacked packages |
6013946, | Sep 11 1996 | SAMSUNG ELECTRONICS CO , LTD | Wire bond packages for semiconductor chips and related methods and assemblies |
6013948, | Nov 27 1995 | Round Rock Research, LLC | Stackable chip scale semiconductor package with mating contacts on opposed surfaces |
6020629, | Jun 05 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked semiconductor package and method of fabrication |
6028365, | Mar 30 1998 | Round Rock Research, LLC | Integrated circuit package and method of fabrication |
6046072, | Mar 29 1993 | Hitachi Chemical Company, Ltd. | Process for fabricating a crack resistant resin encapsulated semiconductor chip package |
6048755, | Nov 12 1998 | Round Rock Research, LLC | Method for fabricating BGA package using substrate with patterned solder mask open in die attach area |
6057597, | Dec 15 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor package with pre-fabricated cover |
6072233, | May 04 1998 | Round Rock Research, LLC | Stackable ball grid array package |
6091140, | Oct 23 1998 | Texas Instruments Incorporated | Thin chip-size integrated circuit package |
6097085, | Aug 29 1997 | Kabushiki Kaisha Toshiba | Electronic device and semiconductor package |
6097087, | Oct 31 1997 | Round Rock Research, LLC | Semiconductor package including flex circuit, interconnects and dense array external contacts |
6107109, | Dec 18 1997 | Round Rock Research, LLC | Method for fabricating a semiconductor interconnect with laser machined electrical paths through substrate |
6133627, | May 21 1997 | Tessera, Inc. | Semiconductor chip package with center contacts |
6201304, | Dec 19 1995 | Round Rock Research, LLC | Flip chip adaptor package for bare die |
6235554, | Nov 27 1995 | Round Rock Research, LLC | Method for fabricating stackable chip scale semiconductor package |
6262477, | Mar 19 1993 | Advanced Technology Interconnect Incorporated | Ball grid array electronic package |
6265766, | Oct 10 1997 | Round Rock Research, LLC | Flip chip adaptor package for bare die |
6268649, | May 04 1998 | Round Rock Research, LLC | Stackable ball grid array package |
6331939, | May 04 1998 | Round Rock Research, LLC | Stackable ball grid array package |
6372527, | Sep 24 1990 | Tessera, Inc. | Methods of making semiconductor chip assemblies |
6392306, | Sep 24 1990 | Tessera, Inc. | Semiconductor chip assembly with anisotropic conductive adhesive connections |
6433419, | Sep 24 1990 | Tessera, Inc. | Face-up semiconductor chip assemblies |
6455928, | May 04 1998 | Round Rock Research, LLC | Stackable ball grid array package |
6465893, | Sep 24 1990 | Tessera, Inc. | Stacked chip assembly |
6825569, | Nov 12 1998 | Round Rock Research, LLC | BGA package having substrate with patterned solder mask defining open die attach area |
6861290, | Dec 19 1995 | Round Rock Research, LLC | Flip-chip adaptor package for bare die |
6869827, | Mar 15 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor/printed circuit board assembly, and computer system |
20010030370, | |||
20020000652, | |||
20020155728, | |||
20030168253, | |||
20050087855, | |||
JP4107964, | |||
JP430544, | |||
JP60194548, | |||
JP7283274, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 18 2006 | Round Rock Research, LLC | (assignment on the face of the patent) | / | |||
Dec 23 2009 | Micron Technology, Inc | Round Rock Research, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023786 | /0416 |
Date | Maintenance Fee Events |
Nov 04 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 17 2015 | 4 years fee payment window open |
Jul 17 2015 | 6 months grace period start (w surcharge) |
Jan 17 2016 | patent expiry (for year 4) |
Jan 17 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 17 2019 | 8 years fee payment window open |
Jul 17 2019 | 6 months grace period start (w surcharge) |
Jan 17 2020 | patent expiry (for year 8) |
Jan 17 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 17 2023 | 12 years fee payment window open |
Jul 17 2023 | 6 months grace period start (w surcharge) |
Jan 17 2024 | patent expiry (for year 12) |
Jan 17 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |