An image sensor system using offset analog to digital converters. The analog to digital converters require a plurality of clock cycles to carry out the actual conversion. These conversions are offset in time from one another, so that at each clock cycle, new data is available. A CMOS image sensor converts successive analog signals, representing at least a portion of an image, into successive digital signals using an analog to digital circuit block. Multiple clock cycles may be used by the circuit block to fully convert an analog signal into a corresponding digital signal. The conversion of one analog signal into a corresponding digital signal by the circuit block may be offset in time and partially overlapping with the conversion of a successive analog signal into its corresponding successive digital signal by the circuit block.

Patent
   RE45493
Priority
Oct 25 2000
Filed
Jun 25 2012
Issued
Apr 28 2015
Expiry
Oct 25 2021

TERM.DISCL.
Assg.orig
Entity
Large
0
24
all paid
0. 15. A method comprising:
receiving light on an array of photoreceptors of a CMOS imager, the light forming at least a portion of an image;
converting the light into successive analog signals;
providing the successive analog signals to an input of an analog to digital (A/D) converter of the CMOS imager during a first period of time; and
determining at least one bit of respective successive digital signals corresponding to the successive analog signals, respectively, during a second period of time that begins after the first period of time ends.
0. 21. A method comprising:
converting an image impinging upon a CMOS imager array into analog signals;
providing a first analog signal associated with the image to an input of an analog to digital (A/D) converter of the CMOS imager, and, during a first time period, the A/D converter converting the first analog signal into a corresponding first digital signal;
providing a second analog signal associated with the image to the input of the A/D converter, and, during a second time period, the A/D converter converting the second analog signal into a corresponding second digital signal; and
providing a third analog signal associated with the image to the input of the A/D converter, and, during a third time period, the A/D converter converting the third analog signal into a corresponding third digital signal, wherein the first, second, and third time periods are offset from each other and partially overlapping.
0. 1. An analog-to-digital (A/D) converter, comprising:
an input, for receiving a series of analog signals;
an output, for outputting a series of digital signals respectively corresponding to said series of analog signals;
a plurality of A/D cells, each of said A/D cells for converting one of said series of analog signals to a corresponding one of said series of digital signals; and
a control circuit, coupled to said input, said output, and said plurality of A/D cells;
wherein said control circuit operates said input, said output, and said plurality of A/D cells so that each successive A/D cell is assigned, at a different time, to convert a different one of each successive analog signal from said series of analog signals to a corresponding digital signal in said series of digital signals.
0. 2. The analog-to-digital converter of claim 1, wherein said different time correspond to a different period of a clock signal provided to said analog-to-digital converter.
0. 3. The analog-to-digital converter of claim 1, wherein each of said A/D cells further comprises a calibration element, said calibration element being set so that each A/D cell coverts the same analog signal present at said input to a same digital value at said output.
0. 4. The analog-to-digital converter of claim 1, wherein each of said A/D cells further comprises a noise suppression element.
0. 5. The analog-to-digital converter of claim 4, wherein said noise suppression element comprises a transistor.
0. 6. The analog-to-digital converter of claim 1, wherein each A/D cell performs an A/D conversion in a same amount of time.
0. 7. The analog-to-digital converter of claim 1, wherein each A/D cell performs an A/D conversion using successive approximation.
0. 8. The analog-to-digital converter of claim 1, wherein said control circuit operates to cause said analog-to-digital converter to begin converting a different one of said series of analog signals on each of a series of successive clock signals.
0. 9. The analog-to-digital converter of claim 1, wherein said control circuit operates to cause said analog-to-digital converter to output a series of digital signals on each of a series of successive clock signals.
0. 10. A method for converting a series of analog signals to a corresponding series of digital signals, comprising:
receiving over a period of time, a series of analog signals;
assigning each analog signal from said series of analog signals as they are received to an available A/D cell for analog-to-digital conversion to a corresponding digital signal; and
outputting a different digital signal corresponding to a respective analog signal from said series of analog signals as each A/D cell finishes its analog-to-digital conversion;
wherein at least two A/D cells are performing respective analog-to-digital conversions while another A/D cell outputs one of said digital signals.
0. 11. The method of claim 10, further comprising:
calibrating each A/D cell so that an analog-to-digital conversion performed on a same analog signal by any A/D cell results in a same digital signal.
0. 12. The method of claim 10, wherein said step of assigning comprises a step of suppressing comparator kickback noise during said analog-to-digital conversion.
0. 13. The method of claim 10, wherein each A/D cell performs an analog-to-digital conversion in a same amount of time.
0. 14. The method of claim 10, wherein each A/D cell perform an analog-to-digital conversion using successive approximation.
0. 16. The method of claim 15, wherein determining the at least one bit comprises determining a final bit of the respective successive digital signals.
0. 17. The method of claim 16, wherein the determining the final bit comprises determining the tenth bit of the respective successive digital signals.
0. 18. The method of claim 15, wherein providing the successive analog signals comprises providing at least four successive analog signals.
0. 19. The method of claim 18, wherein determining the at least one bit comprises determining at least four bits.
0. 20. The method of claim 15, wherein determining the at least one bit comprises determining at least four bits.
0. 22. The method of claim 21, further comprising providing a fourth analog signal associated with the image to the input of the A/D converter, and, during a fourth time period, the A/D converter converting the fourth analog signal into a corresponding fourth digital signal, wherein the first, second, third, and fourth time periods are offset from each other and partially overlapping.
0. 23. The method of claim 22, wherein by the time the fourth period of time begins, the A/D converter has determined at least some, but not all, of the bits of the first digital signal.
0. 24. The method of claim 21, wherein the first, second, and third time periods are offset from each other by one clock cycle.
0. 25. The method of claim 21, wherein the first, second, and third analog signals are successive.
0. 26. The method of claim 25, wherein by the time the third period of time begins, the A/D converter has determined at least one of the bits of the first digital signal.
0. 27. The method of claim 21, wherein when the third period of time begins, the A/D converter has determined some, but not all, of the bits of the first digital signal.
0. 28. The method of claim 21, wherein during the partially overlapping time period of the first, second, and third time periods, different bits of the first, second, and third digital signals are determined during identical clock cycles.

This application is a continuation .A flow chart of a method by which the four A/D converters cells shown in FIG. 2 may convert analog signals to corresponding digital signals is shown in FIG. 5. At step 510, a first analog signal is provided to the first A/D converter cell. At step 520, the first A/D converter is converting the previously provided analog signal to a corresponding digital signal. Also, at step 520, a second analog signal is provided to the second A/D converter cell. At step 530, the first and second A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 530, a third analog signal is provided to the third A/D converter cell. At step 540, the first, second, and third A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 540, a fourth analog signal is provided to the fourth A/D converter cell. At step 550, the second, third, and fourth A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 550, the first A/D converter cell outputs the corresponding digital signal.

FIG. 3 shows a block diagram of each of the twelve A/D converter elements. The elements may operate using capacitors formed by a capacitor array 300. In this embodiment, unit cell capacitors are formed. The capacitor array 300 is formed, for example, of N different elements, each of which are identical. Matching each of these capacitors may ensure linearity. A switching element 310 may switch the capacitor combinations in the proper way to convert a specific bit. As conventional in a successive approximation A/D converter, different bits are obtained and output during different clock cycles. Hence the clock input at 315 may select the different bits which are used and may hence select the number of the capacitor elements which are used.

This system may adaptively assign the channels to A/D converters in a different way than conventional. Conventional methods of removing fixed patterned noise, therefore, might not be as effective. Therefore, it becomes important that these A/D converters have consistent characteristics. In this embodiment, calibration may be used to compensate for offsets between the comparators of the system.

Successive approximation A/D converters as used herein may have built-in calibration shown as elements 320. Any type of internal calibration system may be used.

The inventors also realize that comparator kickback noise may become a problem within this system. That comparator itself may produce noise which may affect the signal being processed. In this embodiment, a single preamplifier, here shown as a follower 330, is introduced between the signal and the comparator.

This system also requires generation of multiple timing and control signals to maintain the synchronization. Each successive approximation A/D converter requires about 20 control signals. The timing is offset for each of the twelve different A/D converters. Therefore, digital logic is used to replicate control signals after a delay.

In one embodiment, shown in FIG. 4A, a plurality of flip-flops, here D type flip-flops, are used to delay the respective signals. In FIG. 4A, the control signals showed as A in and B in are separately delayed using a series of flip-flops; with A in delayed by flip-flops 400, 408, 409; and B in delayed by flip-flops 404, 421, 422. For example, the control signal A in is delayed by flip-flop 400 to produce signal A1, line 405, which is the first control signal for the first A/D converter 402. Similarly, the B in control signal is delayed by flip-flop 404 to produce the B1 control signal for the A/D converter 402. The A1 signal 405 also drives the input of the second D flip-flop 408. The output of flip-flop 408 similarly drives flip-flop 409 and the like. Each successive output such as 405 is then delayed by the next flip-flop 408, and used as the respective second control (here A2, B2) for the A/D converters.

Each cycle of the A/D converter may require finer timing than can be offered by a usual clock. Hence, the clock input 410 may be a divided higher speed clock.

Two D type flip-flops are required to delay each signal. Any signal which is only half a clock cycle in length may require falling edge flip-flops, in addition to the rising edge flip-flops, and may also require additional logic.

FIG. 4B shows an A/D converter cell with a trigger signal that is staggered by one or two flip-flops according to the master clocks. All of the local control signals may be generated locally within the A/D converter. Delayed versions of the clock are still obtained. For example, the D type flip-flops 450 produces a delayed version 452. Delayed version 452 triggers the next the flip-flop 454 to produce delayed version 456. Each of the delayed versions, such as 452, is further processed by the logic block 460. Logic block for 60 outputs the two control signals A1 and B1. For example, the control signal A1 may be output directly, with control signal B1 being delayed by a series of logic gates or transistors. Since this system uses fewer flip-flops, and only a single input signal, it may allow for improved symmetry between the A/D converters.

Although only a few embodiments have been disclosed in detail above, other modifications are possible. For example, different logic techniques may be used herein. In addition, while the above describes specific numbers of bits, the same techniques are applicable to other numbers of elements. For example, this system may be used with as few as three elements, with the three successive approximation devices staggered to receive one out of every three inputs.

The above has described matched unit cell capacitors, but it should also be understood that other capacitors could be used. Conventional capacitors which are not matched in this way can be used. In addition, the capacitors can be scaled relative to one another by some amount, e.g. in powers of two.

All such modifications are intended to be used within the following claims.

Fossum, Eric R., Barna, Sandor L.

Patent Priority Assignee Title
Patent Priority Assignee Title
4366469, Sep 22 1980 ILC Data Device Corporation Companding analog to digital converter
5382975, Aug 30 1991 Fuji Xerox Co., Ltd. Image reading apparatus
5471515, Jan 28 1994 California Institute of Technology Active pixel sensor with intra-pixel charge transfer
5801657, Feb 05 1997 Stanford University Serial analog-to-digital converter using successive comparisons
5880691, Nov 07 1996 California Institute of Technology Capacitively coupled successive approximation ultra low power analog-to-digital converter
5886659, Aug 21 1997 California Institute of Technology On-focal-plane analog-to-digital conversion for current-mode imaging devices
5920274, Aug 05 1997 IBM Corporation Image sensor employing non-uniform A/D conversion
6124819, Aug 05 1996 California Institute of Technology Charge integration successive approximation analog-to-digital converter for focal plane applications using a single amplifier
6377303, Nov 26 1997 Intel Corporation Strobe compatible digital image sensor with low device count per pixel analog-to-digital conversion
6456326, Jan 28 1994 California Institute of Technology Single chip camera device having double sampling operation
6518907, Nov 27 2000 Round Rock Research, LLC System with high-speed A/D converter using multiple successive approximation cells
6646583, Oct 25 2000 Round Rock Research, LLC High speed digital to analog converter using multiple staggered successive approximation cells
6734817, Dec 26 2001 SOCIONEXT INC A/D converter, method of A/D conversion, and signal processing device
6771202, Apr 24 2002 Denso Corporation Analog-to-digital conversion method and device
6816196, Jun 18 2001 RE SECURED NETWORKS LLC CMOS imager with quantized correlated double sampling
7283080, Jun 30 2005 Aptina Imaging Corporation High density row RAM for column parallel CMOS image sensors
7313380, Dec 27 2002 Kabushiki Kaisha Toshiba Variable resolution A/D converter
20040041927,
20070223626,
20080218621,
RE41730, Oct 25 2000 Round Rock Research, LLC Method for operating a CMOS imager having a pipelined analog to digital converter
RE42117, Oct 25 2000 Round Rock Research, LLC Apparatus for operating a CMOS imager having a pipelined analog to digital converter
RE42918, Jan 28 1994 California Institute of Technology Single substrate camera device with CMOS image sensor
RE42974, Jan 28 1994 California Institute of Technology CMOS active pixel sensor type imaging system on a chip
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 23 2009Micron Technology, IncRound Rock Research, LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0308640669 pdf
Jun 25 2012Round Rock Research, LLC(assignment on the face of the patent)
Date Maintenance Fee Events
Dec 08 2016M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Apr 28 20184 years fee payment window open
Oct 28 20186 months grace period start (w surcharge)
Apr 28 2019patent expiry (for year 4)
Apr 28 20212 years to revive unintentionally abandoned end. (for year 4)
Apr 28 20228 years fee payment window open
Oct 28 20226 months grace period start (w surcharge)
Apr 28 2023patent expiry (for year 8)
Apr 28 20252 years to revive unintentionally abandoned end. (for year 8)
Apr 28 202612 years fee payment window open
Oct 28 20266 months grace period start (w surcharge)
Apr 28 2027patent expiry (for year 12)
Apr 28 20292 years to revive unintentionally abandoned end. (for year 12)