According to one embodiment, a semiconductor memory card includes a first pin group which includes a plurality of pins arranged in a line at an end portion on a side of an inserting direction into a connector and part of which is used both in a first and second modes; and a second pin group which includes a plurality of pins including at least two pin pairs for differential signal, is arranged so that a ground is positioned on both sides of each of the pin pairs for differential signal, and is used only in the second mode. In the second mode, among the respective pins configuring the first pin group, any of adjacent two pins are changed to a pin pair for differential clock signal, and a function of remaining pins of the first pin group is stopped.
|
0. 54. A semiconductor memory card that includes a semiconductor memory mounted on a first surface of a substrate and a controller mounted on a second surface of the substrate, the controller controlling the semiconductor memory and being capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode, the substrate having a front edge, a back edge, a central portion, the first surface and the second surface, the front edge being an edge arranged on a side of an inserting direction into a connector, the back edge being an edge arranged on an opposite side of the front edge, the central portion being a portion arranged at a midpoint of the front edge and the back edge, the controller having a rectangular shape with a first side and a second side, the first side being a side arranged on the side of the inserting direction, the second side being a side different from the first side, the controller having first terminals on the first side and second terminals on the second side, the semiconductor memory card comprising:
a first pin group which includes a plurality of first pins arranged near the first side with aligning along the first side on the second surface to be electrically connected via first wires to the first terminals along the second surface of the substrate, the plurality of first pins functioning as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, part of the plurality of first pins being used both in the first mode and the second mode; and
a second pin group which includes a plurality of second pins arranged near the second side with aligning along the second side on the second surface to be electrically connected via second wires to the second terminals along the second surface of the substrate, which functions as a pin pair for differential data signal and a pin pair for ground signal so that the pin pair for differential data signal is positioned between the pin pair for ground signal, a paired wires connected to the pin pair for differential signal is provided between a first wire connected the first ground pin and a second wire connected the second ground pin, the plurality of second pins being used in the second mode,
wherein in the second mode, among the respective first pins, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode function as the pin pair for differential clock signal, and remaining first pins are invalidated,
the substrate further has a side edge adjoining the front edge,
the second side is a side adjoining the first side,
the second pin group is arranged between the second side and the side edge.
0. 36. A semiconductor memory card that includes a semiconductor memory mounted on a first surface of a substrate and a controller mounted on a second surface of the substrate, the controller controlling the semiconductor memory and being capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode, the substrate having a front edge, a back edge, a central portion, the first surface and the second surface, the front edge being an edge arranged on a side of an inserting direction into a connector, the back edge being an edge arranged on an opposite side of the front edge, the central portion being a portion arranged at a midpoint of the front edge and the back edge, the controller having a rectangular shape with a first side and a second side, the first side being a side arranged on the side of the inserting direction, the second side being a side different from the first side, the controller having first terminals on the first side and second terminals on the second side, the semiconductor memory card comprising:
a first pin group which includes a plurality of first pins arranged near the first side with aligning along the first side on the second surface to be electrically connected via first wires to the first terminals along the second surface of the substrate, the plurality of first pins functioning as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, part of the plurality of first pins being used both in the first mode and the second mode; and
a second pin group which includes a plurality of second pins arranged near the second side with aligning along the second side on the second surface to be electrically connected via second wires to the second terminals along the second surface of the substrate, which functions as a pin pair for differential data signal and a pin pair for ground signal so that the pin pair for differential data signal is positioned between the pin pair for ground signal, a paired wires connected to the pin pair for differential signal is provided between a first wire connected the first ground pin and a second wire connected the second ground pin, the plurality of second pins being used in the second mode,
wherein in the second mode, among the respective first pins, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode function as the pin pair for differential clock signal, and remaining first pins are invalidated,
the second side is a side on an opposite side of the inserting direction,
the first pin group and the second pin group are arranged to sandwich a region on the second surface of the substrate in which the controller is mounted.
0. 53. A semiconductor memory card comprising:
a substrate having a front edge, a back edge, a central portion, a first surface and a second surface, the front edge being an edge arranged on a side of an inserting direction into a connector, the back edge being an edge arranged on an opposite side of the front edge, the central portion being a portion arranged at a midpoint of the front edge and the back edge;
a first semiconductor memory package mounted on the first surface of the substrate with a first connection terminal of the first semiconductor memory package touched on a first pad on the first surface of the substrate, the first semiconductor memory package being arranged between the front edge and the central portion on the first surface of the substrate;
a second semiconductor memory package mounted on the first surface of the substrate with a second connection terminal of the second semiconductor memory package touched on a second pad on the first surface of the substrate, the second semiconductor memory package being arranged between the central portion and the back edge on the first surface of the substrate;
a controller mounted on the second surface of the substrate, the controller controlling the first and second semiconductor memory packages and being capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode, the controller having a rectangular shape with a first side and a second side, the first side being a side arranged on the side of the inserting direction, the second side being a side different from the first side, the controller having first terminals on the first side and second terminals on the second side;
a first pin group which includes a plurality of first pins arranged near the first side with aligning along the first side on the second surface to be electrically connected via first wires to the first terminals along the second surface of the substrate, the plurality of first pins functioning as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, part of the plurality of first pins being used both in the first and second modes; and
a second pin group which includes a plurality of second pins arranged near the second side with aligning along the second side on the second surface to be electrically connected via second wires to the second terminals along the second surface of the substrate, which functions as at least two pin pairs for differential data signal so that a ground signal is positioned on both sides of each of the pin pairs for differential data signal, the plurality of second pins being used in the second mode,
wherein in the second mode, among the respective first pins, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode are changed to a pin pair for differential clock signal to function as the pin pair for differential clock signal, and a function of remaining pins of the first pin group is stopped,
the substrate further has a side edge adjoining the front edge,
the second side is a side adjoining the first side,
the second pin group is arranged between the second side and the side edge.
0. 35. A semiconductor memory card comprising:
a substrate having a front edge, a back edge, a central portion, a first surface and a second surface, the front edge being an edge arranged on a side of an inserting direction into a connector, the back edge being an edge arranged on an opposite side of the front edge, the central portion being a portion arranged at a midpoint of the front edge and the back edge;
a first semiconductor memory package mounted on the first surface of the substrate with a first connection terminal of the first semiconductor memory package touched on a first pad on the first surface of the substrate, the first semiconductor memory package being arranged between the front edge and the central portion on the first surface of the substrate;
a second semiconductor memory package mounted on the first surface of the substrate with a second connection terminal of the second semiconductor memory package touched on a second pad on the first surface of the substrate, the second semiconductor memory package being arranged between the central portion and the back edge on the first surface of the substrate;
a controller mounted on the second surface of the substrate, the controller controlling the first and second semiconductor memory packages and being capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode, the controller having a rectangular shape with a first side and a second side, the first side being a side arranged on the side of the inserting direction, the second side being a side different from the first side, the controller having first terminals on the first side and second terminals on the second side;
a first pin group which includes a plurality of first pins arranged near the first side with aligning along the first side on the second surface to be electrically connected via first wires to the first terminals along the second surface of the substrate, the plurality of first pins functioning as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, part of the plurality of first pins being used both in the first and second modes; and
a second pin group which includes a plurality of second pins arranged near the second side with aligning along the second side on the second surface to be electrically connected via second wires to the second terminals along the second surface of the substrate, which functions as at least two pin pairs for differential data signal so that a ground signal is positioned on both sides of each of the pin pairs for differential data signal, the plurality of second pins being used in the second mode,
wherein in the second mode, among the respective first pins, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode are changed to a pin pair for differential clock signal to function as the pin pair for differential clock signal, and a function of remaining pins of the first pin group is stopped,
the second side is a side on an opposite side of the inserting direction,
the first pin group and the second pin group are arranged to sandwich a region on the second surface of the substrate in which the controller is mounted.
0. 38. A semiconductor memory card comprising:
a substrate having a front edge, a back edge, a central portion, a first surface and a second surface, the front edge being an edge arranged on a side of an inserting direction into a connector, the back edge being an edge arranged on an opposite side of the front edge, the central portion being a portion arranged at a midpoint of the front edge and the back edge;
a first semiconductor memory package mounted on the first surface of the substrate with a first connection terminal of the first semiconductor memory package touched on a first pad on the first surface of the substrate, the first semiconductor memory package being arranged between the front edge and the central portion on the first surface of the substrate;
a second semiconductor memory package mounted on the first surface of the substrate with a second connection terminal of the second semiconductor memory package touched on a second pad on the first surface of the substrate, the second semiconductor memory package being arranged between the central portion and the back edge on the first surface of the substrate;
a controller chip mounted between the front edge and the central portion on the second surface of the substrate, the controller chip controlling the first and second semiconductor memory packages and being capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode, the controller chip having a rectangular shape with a first side and a second side, the first side being a side arranged on the side of the inserting direction, the second side being a side different from the first side, the controller chip having first terminals on the first side and second terminals on the second side;
a first pin group which includes a plurality of first pins arranged near the first side with aligning along the first side on the second surface to be electrically connected via first wires to the first terminals along the second surface of the substrate, the plurality of first pins functioning as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, part of the plurality of first pins being used both in the first and second modes;
a second pin group which includes a plurality of second pins arranged near the second side with aligning along the second side on the second surface to be electrically connected via second wires to the second terminals along the second surface of the substrate, which functions as at least two pin pairs for differential data signal so that a ground signal is positioned on both sides of each of the pin pairs for differential data signal, the plurality of second pins being used in the second mode; and
an exterior case housing the substrate, the exterior case covering the first semiconductor memory package and the second semiconductor memory package on a side of the first surface of the substrate, the exterior case covering the controller chip and exposing the plurality of first pins and the plurality of second pins on a side of the second surface of the substrate,
the substrate further has a side edge adjoining the front edge,
the second side is a side adjoining the first side,
the second pin group is arranged between the second side and the side edge.
0. 20. A semiconductor memory card comprising:
a substrate having a front edge, a back edge, a central portion, a first surface and a second surface, the front edge being an edge arranged on a side of an inserting direction into a connector, the back edge being an edge arranged on an opposite side of the front edge, the central portion being a portion arranged at a midpoint of the front edge and the back edge;
a first semiconductor memory package mounted on the first surface of the substrate with a first connection terminal of the first semiconductor memory package touched on a first pad on the first surface of the substrate, the first semiconductor memory package being arranged between the front edge and the central portion on the first surface of the substrate;
a second semiconductor memory package mounted on the first surface of the substrate with a second connection terminal of the second semiconductor memory package touched on a second pad on the first surface of the substrate, the second semiconductor memory package being arranged between the central portion and the back edge on the first surface of the substrate;
a controller chip mounted between the front edge and the central portion on the second surface of the substrate, the controller chip controlling the first and second semiconductor memory packages and being capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode, the controller chip having a rectangular shape with a first side and a second side, the first side being a side arranged on the side of the inserting direction, the second side being a side different from the first side, the controller chip having first terminals on the first side and second terminals on the second side;
a first pin group which includes a plurality of first pins arranged near the first side with aligning along the first side on the second surface to be electrically connected via first wires to the first terminals along the second surface of the substrate, the plurality of first pins functioning as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, part of the plurality of first pins being used both in the first and second modes;
a second pin group which includes a plurality of second pins arranged near the second side with aligning along the second side on the second surface to be electrically connected via second wires to the second terminals along the second surface of the substrate, which functions as at least two pin pairs for differential data signal so that a ground signal is positioned on both sides of each of the pin pairs for differential data signal, the plurality of second pins being used in the second mode; and
an exterior case housing the substrate, the exterior case covering the first semiconductor memory package and the second semiconductor memory package on a side of the first surface of the substrate, the exterior case covering the controller chip and exposing the plurality of first pins and the plurality of second pins on a side of the second surface of the substrate,
wherein the second side is a side on an opposite side of the inserting direction,
the first pin group and the second pin group are arranged to sandwich a region on the second surface of the substrate in which the controller chip is mounted.
0. 1. A semiconductor memory card that includes a semiconductor memory that is mounted on one surface of a substrate and a controller that is mounted on the other surface of the substrate and controls the semiconductor memory, and is capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode, comprising:
a first pin group which includes a plurality of pins arranged in a line at an end portion on a side of an inserting direction into a connector, which functions as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, and part of which is used both in the first and second modes; and
a second pin group which includes a plurality of pins including at least two pin pairs for differential signal, is arranged so that a ground is positioned on both sides of each of the pin pairs for differential signal, and is used only in the second mode, wherein
in the second mode, among the respective pins configuring the first pin group, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode are changed to a pin pair for differential clock signal to function as the pin pair for differential clock signal, and a function of remaining pins of the first pin group is stopped.
0. 2. The semiconductor memory card according to
0. 3. The semiconductor memory card according to
0. 4. The semiconductor memory card according to
0. 5. The semiconductor memory card according to
0. 6. The semiconductor memory card according to
0. 7. The semiconductor memory card according to
0. 8. The semiconductor memory card according to
the lower case includes a thin portion in a region facing a region in which the first and second pin groups are formed, and
the first and second pin groups are exposed outside the upper case and the lower case via an opening provided in the thin portion.
0. 9. The semiconductor memory card according to
0. 10. The semiconductor memory card according to
0. 11. The semiconductor memory card according to
0. 12. The semiconductor memory card according to
0. 13. The semiconductor memory card according to
0. 14. The semiconductor memory card according to
0. 15. The semiconductor memory card according to
0. 16. The semiconductor memory card according to
an outer shape of a side surface of the case is different from a case of a semiconductor memory card exclusively for the first mode at least at one part.
0. 17. The semiconductor memory card according to
0. 18. The semiconductor memory card according to
0. 19. The semiconductor memory card according to
0. 21. The semiconductor memory card according to claim 20, wherein
in the second mode, among the first pins, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode are changed to a pin pairs for differential clock signal so that the pin pairs function as the pin pairs for differential clock signal, and a function of remaining pins of the first pin group is invalidated.
0. 22. The semiconductor memory card according to claim 20, wherein
the second pin group is arranged at a position that is offset from the central portion in the inserting direction and that is near the central portion of the substrate.
0. 23. The semiconductor memory card according to claim 22, wherein
the second pin group is arranged to be divided into a plurality of rows.
0. 24. The semiconductor memory card according to claim 20, wherein
each of the second pins is arranged without being offset in a direction perpendicular to the inserting direction with respect to the first pins.
0. 25. The semiconductor memory card according to claim 20, wherein
an area of each of the second pins is smaller than an area of each of the first pins.
0. 26. The semiconductor memory card according to claim 20, wherein
the second wires that connect respective second pins for differential data signal and the controller chip are formed on the second surface of substrate to have approximately equal length.
0. 27. The semiconductor memory card according to claim 20, wherein
the second wires that connect respective second pins for differential data signal and the controller chip are formed approximately in parallel on the substrate for each of the pin pairs.
0. 28. The semiconductor memory card according to claim 20, wherein
the second wires that connect respective second pins for differential data signal and the controller chip have approximately equal length and are formed approximately in parallel on the substrate for each of the pin pairs.
0. 29. The semiconductor memory card according to claim 20, wherein
each first wire that connects each of the four first pins for data and the controller chip, a first wire that connects the first pin for clock and the controller chip, and a first wire that connects the first pin for command and the controller chip are formed on the second surface of the substrate to have approximately equal length.
0. 30. The semiconductor memory card according to claim 20, wherein,
when seen through from a direction perpendicular to the first surface of the substrate, a side edge of the exterior case has an outer shape that indicates the exterior case is compatible with the second mode.
0. 31. The semiconductor memory card according to claim 30, wherein
the exterior case has a notch as the outer shape.
0. 32. The semiconductor memory card according to claim 20, wherein
at least one of first pins has an expanded portion that indicates the exterior case is compatible with the second mode.
0. 33. The semiconductor memory card according to claim 20, wherein
each of the first semiconductor memory package and the second semiconductor memory package includes a NAND-type flash memory.
0. 34. The semiconductor memory card according to claim 20, wherein
date transfer speed of the first mode is 20 Mbyte/sec, and
date transfer speed of the second mode is 300 Mbyte/sec.
0. 37. The semiconductor memory card according to claim 36, wherein
date transfer speed of the first mode is 20 Mbyte/sec, and
date transfer speed of the second mode is 300 Mbyte/sec.
0. 39. The semiconductor memory card according to claim 38, wherein
in the second mode, among the first pins, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode are changed to a pin pairs for differential clock signal so that the pin pairs function as the pin pairs for differential clock signal, and a function of remaining pins of the first pin group is invalidated.
0. 40. The semiconductor memory card according to claim 38, wherein
the second pin group is arranged at a position that is offset from the central portion in the inserting direction and that is near the central portion of the substrate.
0. 41. The semiconductor memory card according to claim 40, wherein
the second pin group is arranged to be divided into a plurality of rows.
0. 42. The semiconductor memory card according to claim 38, wherein
each of the second pins is arranged without being offset in a direction perpendicular to the inserting direction with respect to the first pins.
0. 43. The semiconductor memory card according to claim 38, wherein
an area of each of the second pins is smaller than an area of each of the first pins.
0. 44. The semiconductor memory card according to claim 38, wherein
the second wires that connect respective second pins for differential data signal and the controller chip are formed on the second surface of substrate to have approximately equal length.
0. 45. The semiconductor memory card according to claim 38, wherein
the second wires that connect respective second pins for differential data signal and the controller chip are formed approximately in parallel on the substrate for each of the pin pairs.
0. 46. The semiconductor memory card according to claim 38, wherein
the second wires that connect respective second pins for differential data signal and the controller chip have approximately equal length and are formed approximately in parallel on the substrate for each of the pin pairs.
0. 47. The semiconductor memory card according to claim 38, wherein
each first wire that connects each of the four first pins for data and the controller chip, a first wire that connects the first pin for clock and the controller chip, and a first wire that connects the first pin for command and the controller chip are formed on the second surface of the substrate to have approximately equal length.
0. 48. The semiconductor memory card according to claim 38, wherein,
when seen through from a direction perpendicular to the first surface of the substrate, a side edge of the exterior case has an outer shape that indicates the exterior case is compatible with the second mode.
0. 49. The semiconductor memory card according to claim 48, wherein
the exterior case has a notch as the outer shape.
0. 50. The semiconductor memory card according to claim 38, wherein
at least one of first pins has an expanded portion that indicates the exterior case is compatible with the second mode.
0. 51. The semiconductor memory card according to claim 38, wherein
each of the first semiconductor memory package and the second semiconductor memory package includes a NAND-type flash memory.
0. 52. The semiconductor memory card according to claim 38, wherein
date transfer speed of the first mode is 20 Mbyte/sec, and
date transfer speed of the second mode is 300 Mbyte/sec.
0. 55. The semiconductor memory card according to claim 54, wherein
date transfer speed of the first mode is 20 Mbyte/sec, and
date transfer speed of the second mode is 300 Mbyte/sec.
|
This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2009-172106, filed on Jul. 23, 2009 and International Patent Application No. PCT/JP2010/062293, filed on Jul. 14, 2010; the entire contents all of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor memory card.
In recent years, a memory card in which, for example, a semiconductor memory such as a NAND flash memory is used has been used for purposes of recording consecutively shot still images and a high-resolution motion image. Then, these uses to read or write a lot of information in a short time, i.e., increase data transfer speed.
In a conventional SD™ memory card (hereinafter, described as SD memory card), the data transfer speed is as high as about 20 MB/sec. Then, aside from in a normal operation mode (normal mode), even in an operation mode (high-speed mode) in which information can be read and written at a higher speed than the normal mode, so that high-speed data transfer can be performed while maintaining compatibility with a normal host device.
In the case of enabling switching of the operation mode, if functions of all of pins are changed in each mode, a load on a controller that controls the semiconductor memory increases, which prevents increase in data transfer speed. Therefore, pins for high-speed mode are provided other than pins for normal mode. On the other hand, if pins are newly provided corresponding to all of signals used in the high speed mode similarly to a two-row arrangement such as one employed in the MMC (Multi Media Card) standard, this increases constraints on a wiring layout of a circuit substrate on which the semiconductor memory is mounted (see Japanese Patent Application Laid-open No. 2005-84935)
In general, according to one embodiment, a semiconductor memory card includes a semiconductor memory that is mounted on one surface of a substrate and a controller that is mounted on the other surface of the substrate and controls the semiconductor memory, and is capable of operating in a first mode and a second mode in which data is transferred at a higher speed than the first mode. The semiconductor memory card comprising a first pin group which includes a plurality of pins arranged in a line at an end portion on a side of an inserting direction into a connector, which functions as four data pins, one command pin, one power source pin, one clock pin, and two ground pins in the first mode, and part of which is used both in the first and second modes; and a second pin group which includes a plurality of pins including at least two pin pairs for differential signal, is arranged so that a ground is positioned on both sides of each of the pin pairs for differential signal, and is used only in the second mode. In the second mode, among the respective pins configuring the first pin group, any of adjacent two out of ones that function as the data pins, the command pin, and the clock pin in the first mode are changed to a pin pair for differential clock signal to function as the pin pair for differential clock signal, and a function of remaining pins of the first pin group is stopped.
Exemplary embodiments of a semiconductor memory card will be explained below in detail with reference to the accompanying drawings. The present invention is not limited to the following embodiments.
As shown in
In the SD memory card 100 formed of the upper case 1 and the lower case 2, for example, memory packages 3A and 3B formed of a nonvolatile semiconductor memory such as a NAND-type flash memory and a memory controller 12 that controls them are mounted on a circuit substrate 7. The memory packages 3A and 3B are mounted on the upper surface (upper case 1 side) of the circuit substrate 7 and the memory controller 12 that controls the memory packages 3A and 3B is mounted on the back side (lower case 2 side) of the circuit substrate 7 and just under the memory package 3A. A resin potting 4 is formed around the memory controller 12 to protect the memory controller 12. In a front-lower portion of the SD memory card 100, a terminal portion 6a is formed, which is electrically connected to a not-shown external device and is for inputting and outputting data in the memory packages 3A and 3B in a normal mode. Moreover, in a lower portion that is on a back end side with respect to the center in a front-and-back direction, a terminal portion 6b for inputting and outputting data in the memory packages 3A and 3B in a high-speed mode is formed. A central portion of the SD memory card 100 in the front-and-back direction is a portion that easily receives a bending stress, a torsional stress, and the like when attaching or removing to or from a host device and is structurally weak due to the absence of the memory packages 3A and 3B; however, degradation of stiffness of the SD memory card 100 due to provision of the terminal portion 6b can be reduced by forming the terminal portion 6b on the back end side while avoiding this portion.
Data in the memory packages 3A and 3B is exchanged with a not-shown external device (host device) via the memory controller 12 and the terminal portions 6a and 6b. A plurality of resistive elements (hereinafter, described as resistive elements (groups) 5a and 5b) is formed between the memory controller 12 and the terminal portions 6a and 6b on the back side of the circuit substrate 7. The resistance value of the resistive elements 5a and 5b takes a value of, for example, a few [Ω] to tens of [Ω]. The resistive element group 5b is also arranged on the back end side to avoid the central portion of the SD memory card 100 in the front-and-back direction that is structurally weak because of the absence of the memory packages 3A and 3B.
The upper case 1 includes a label applying groove 8 for applying a label on which a specification of the SD memory card 100 or the like is printed and a hold 9 that is gripped when attaching and removing to and from a not-shown external device.
Positions, shapes, and functions of the 1st to 9th pins are similar to pins included in a normal SD memory card. In other words, the 1st pin is assigned DAT3 (data), the 2nd pin is assigned CMD (command), the 3rd pin is assigned GND (ground), the 4th pin is assigned Vcc (power source), the 5th pin is assigned CLK (clock), the 6th pin is assigned GND (ground), the 7th pin is assigned DAT0 (data), the 8th pin is assigned DAT1 (data), and the 9th pin is assigned DAT2 (data).
The 10th to 17th pins are pins used only in the high-speed mode, and the 10th pin is assigned GND (ground), the 11th pin is assigned D0+ (differential data +), the 12th pin is assigned D0− (differential data −), the 13th pin is assigned GND (ground), the 14th pin is assigned D1+ (differential data +), the 15th pin is assigned D1− (differential data −), the 16th pin is assigned GND (ground), and the 17th pin is assigned Vcc2 (power source). In other words, two pairs (pair of the 11th pin and the 12th pin and pair of the 14th pin and the 15th pin) of adjacent pins for differential signal are included, and each pair of the pins is arranged to be sandwiched by GNDs. The pairs of the pins for differential signal each have a data transfer function for one channel, so that the SD memory card 100 has the data transfer function totally for two channels for high-speed mode. The 17th pin assigned Vcc2 can be omitted, and in this case, seven pins of the 10th to the 16th are arranged as the pins for high-speed mode. The 17th pin assigned Vcc2 can be arranged between an arbitrary pin for differential signal and GND.
The 10th to 17th pins are formed to be smaller than the 1st to 9th pins, so that a load capacity is reduced to make it easy to realize a high-speed operation. The 10th to 17th pins are used only in the high-speed mode, so that even if they are made small compared with the 1st to 9th pins, compatibility with a conventional host device (host device compatible with only the normal SD card) is not lost. Moreover, if a desired data transfer speed can be realized, the pins (10th to 17th pins) for high-speed mode can be formed to have the same size as the pins (1st to 9th pins) for normal mode.
In
Moreover, on the circuit substrate 7, a mounting pad is provided for eclectically connecting a fuse element 31 and capacitor elements 32 by a solder connection.
Moreover, as shown in
Furthermore, as shown in
Moreover, the resistive element group 5a is formed of six resistive elements. This is because data input and output between a not-shown external device and the memory packages 3A and 3B is performed by data input and output by using totally six terminal patterns of the terminal patterns 50 to 52, 55, 57 and 58. In other words, the terminal patterns 50 to 52, 55, 57 and 58 and the resistive element group 5a are electrically hard-wired, respectively, and any of a plurality of the bonding fingers 13 arranged on the memory controller 12 side and the resistive element group 5a are electrically connected by wires having approximately the same wire length.
Furthermore, the resistive element group 5b is formed of four resistive elements. This is because data input and output between a not-shown external device and the memory packages 3A and 3B is performed by data input and output by using totally four terminal patterns of the terminal patterns 61, 62, 64, and 65. In other words, the terminal patterns 61, 62, 64, and 65 and the resistive element group 5b are electrically connected by wirings, respectively, and any of a plurality of the bonding fingers 13 arranged on the memory controller 12 side and the resistive element group 5b are electrically connected by wires having approximately the same wire length.
The resistive element groups 5a and 5b can be omitted.
As shown in
Then, data input and output with the memory controller 12 is performed by the terminal patterns 50 to 52, 55, 57, and 58 out of the terminal patterns 50 to 58. Specifically, data is transferred to, for example, a NAND flash memory that forms the memory packages 3A and 3B by the terminal patterns 50, 51, 57, and 58.
Moreover, a command transmission and reception is performed by the terminal pattern 52. An operation sequence at the time of a write operation, a read operation, and an erase operation of the data to be transferred is performed based on this command. For performing this sequence, an operation of each circuit block included in the memory packages 3A and 3B is controlled. Furthermore, a clock CLK is transferred from the terminal pattern 55 to the memory controller 12. Moreover, the above operation sequence is performed based on the clock CLK.
Furthermore, voltage is supplied to the whole SD memory card by the terminal pattern 54.
The resistive element group 5a has a shape in which, for example, a metal terminal is provided on both sides of a resistive material formed of ceramic. In other words, one ends of the resistive elements 5a-1 to 5a-6 and the terminal pattern A are connected by the wires 70, and the other ends of the resistive elements 5a-1 to 5a-6 and the bonding fingers 13 are connected by the wires 71.
In other words, there are provided six wires 71 that connect the resistive elements 5a-1 to 5a-6 and the bonding fingers 13. The wires 71 have approximately equal wire length.
Moreover, in each of signal paths reaching the bonding fingers 13 from the terminal patterns 50 to 52, 55, 57, and 58 via the resistive elements 5a, the signal paths reaching the bonding fingers 13 from the terminal patterns 50 to 52, 55, 57, and 58 via the resistive elements 5a are all approximately equal.
More specifically, the sum of the length of the wire 70 that connects the terminal pattern 50 and the resistive element 5a-1 and the length of the wire 71 that connects the resistive element 5a-1 and the bonding finger 13, the sum of the length of the wire 70 that connects the terminal pattern 51 and the resistive element 5a-2 and the length of the wire 71 that connects the resistive element 5a-2 and the bonding finger 13, the sum of the length of the wire 70 that connects the terminal pattern 52 and the resistive element 5a-3 and the length of the wire 71 that connects the resistive element 5a-3 and the bonding finger 13, the sum of the length of the wire 70 that connects the terminal pattern 55 and the resistive element 5a-4 and the length of the wire 71 that connects the resistive element 5a-4 and the bonding finger 13, the sum of the length of the wire 70 that connects the terminal pattern 57 and the resistive element 5a-5 and the length of the wire 71 that connects the resistive element 5a-5 and the bonding finger 13, and the sum of the length of the wire 70 that connects the terminal pattern 58 and the resistive element 5a-6 and the length of the wire 71 that connects the resistive element 5a-6 and the bonding finger 13, are approximately equal to each other.
This is because an ID terminal for normal mode of the memory controller 12 is arranged near the terminal pattern A and each of the wires 70 and 71 is formed on the same surface, i.e., on the circuit substrate 7. In
On the other hand, an IO terminal of the memory controller 12 for high-speed mode is arranged on the back end side of the SD memory card 100. Whereby, the length of the wires for high-speed mode also becomes approximately equal.
As shown in
The resistive element group 5b has a shape in which, for example, a metal terminal is provided on both sides of a resistive material formed of ceramic. In other words, one ends of the resistive elements 5b-1 to 5b-4 and the terminal pattern B are connected by the wires 70, and the other ends of the resistive elements 5b-1 to 5b-4 and the bonding fingers 13 are connected by the wires 71.
In other words, there are provided four wires 71 that connect the resistive elements 5b-1 to 5b-4 and the bonding fingers 13. The wires 71 have approximately equal wire length.
Moreover, in each of signal paths reaching the bonding fingers 13 from the terminal patterns 61, 62, 64, and 65 via the resistive elements 5b, the signal paths reaching the bonding fingers 13 from the terminal patterns 61, 62, 64, and 65 via the resistive elements 5b are all approximately equal. In
More specifically, the sum of the length of the wire 70 that connects the terminal pattern 61 and the resistive element 5b-1 and the length of the wire 71 that connects the resistive element 5b-1 and the bonding finger 13, the sum of the length of the wire 70 that connects the terminal pattern 62 and the resistive element 5b-2 and the length of the wire 71 that connects the resistive element 5b-2 and the bonding finger 13, the sum of the length of the wire 70 that connects the terminal pattern 64 and the resistive element 5b-3 and the length of the wire 71 that connects the resistive element 5b-3 and the bonding finger 13, and the sum of the length of the wire 70 that connects the terminal pattern 65 and the resistive element 5b-4 and the length of the wire 71 that connects the resistive element 5b-4 and the bonding finger 13, are approximately equal to each other.
Moreover, the wire 71 connected to the D0+ pin and the wire 71 connected to the D0− pin are wired in parallel to effectively transmit the differential signal. In the similar manner, the wire 70 connected to the D0+ pin and the wire 70 connected to the D0− pin are wired in parallel. The wires 71 and 70 connected to the D0+ pin and the wires 71 and 70 connected to the D0− pin are wired in the similar manner. Furthermore, the wires for GND are provided adjacently on both sides of the paired wires for the D0+ pin and the D0− pin, which are connected to the terminal patterns 63 and 66 as the GND terminals. In the similar manner, the wires for GND are provided adjacently on both sides of the paired wires for the D1+ pin and the D1− pin, which are connected to the terminal patterns 63 and 60 as the GND terminals. For wiring such pairs of the differential wires, if there is not problem in characteristics even if the wire lengths of the wire 70 and the wire 71 are different, it is designed in some cases so that the wire lengths are made different.
This is because the IO terminal for high-speed mode of the memory controller 12 is arranged near the terminal pattern B and each of the wires 70 and 71 is formed on the same surface, i.e., on the circuit substrate 7.
Then, data input and output in the high-speed mode with the memory controller 12 is performed by the terminal patterns 61, 62, 64, and 65 out of the terminal patterns 60 to 67. Specifically, data is transferred to, for example, a NAND flash memory that forms the memory packages 3A and 3B by the terminal patterns 61, 62, 64, and 65.
When the SD memory card is operated in the high-speed mode, the function in the normal mode is invalidated for the pins other than GND (3rd and 6th) and Vcc (4th) out of the 1st to 9th pins. Then, for the 7th and 8th pins, the function different from in the normal mode is assigned to be used as differential clocks CLK+ and CLK− for high-speed operation. Therefore, for the 1st, 2nd, 5th, and 9th pins, the function is stopped at the time of the high-speed mode, so that they are not used. The frequency of the differential clocks CLK+ and CLK− is 150 MHz at a maximum, so that the use of the 7th and 8th pins that are for normal mode does not prevent high-speed data transfer. CLK+ and CLK− are transferred by using existing pins for normal mode, so that it is eliminated to newly provide these terminals for transfer on the circuit substrate 7, thereby reducing constraints on a wiring layout.
Then, 1.5 Gbps data is transferred per channel based on CLK± with the channel by the differential data pins D0± and the channel by the differential data pins D1±, and totally, the data transfer speed of 300 Mbytes/sec is realized.
In the case of increasing the number of contact points of the connector on the host device side to be compatible with the SD memory card 100, if the 1st to 9th pins and the 10th to 17th pins are offset to be arranged in a staggered manner similarly to the two-row arrangement of the MMC standard, the terminals for high-speed mode on the connector side pass between the pins for normal mode on the card side when removing and inserting the SD memory card 100. In this case, the terminal on the connector side may come into contact with a pin different from the target pin to cause malfunction. Moreover, in the case when the normal SD memory card is inserted into the host device in which the number of the contact points of the connector is increased, the terminals for high-speed mode on the connector side come into contact with the lower case, and if the normal SD memory card is removed and inserted in this state, the lower case may be grinded.
Therefore, at least the terminals for high-speed mode of the terminals of the connector on the host device side are preferably brought into contact with the normal SD memory card or the SD memory card 100 after the card is inserted. In other words, it is applicable that the terminals for high-speed mode of the connector on the host device side are retracted to a position at which the terminals are not in contact with the card in an ordinary state. And only when it is detected that the normal SD memory card or the SD memory card 100 is inserted into the connector, the terminals are moved to a position at which the terminals can come into contact with the SD memory card. In this case, if the inserted card is the normal SD memory card, the terminals for high-speed mode of the connector come into contact with the lower case. However, the terminals for high-speed mode of the connector do not slide on the lower case, so that the lower case is not easily damaged. Moreover, when the card is inserted or removed, the terminals for high-speed mode on the connector side do not pass between the pins for normal mode on the card side, so that malfunction does not easily occur.
It is possible to detect that the normal SD memory card or the SD memory card 100 is inserted into the connector by each method such as a mechanical, electrical, magnetical, or optical method; however, the use of any method can be realized within the range of a publicly-known technology, so that explanation of a detailed configuration is omitted.
Moreover, it is applicable that the SD memory card 100 can be distinguished from the normal SD memory card on the connector side, and only when the SD memory card 100 compatible with the high-speed mode is inserted, the terminals for high-speed mode are brought into contact with the SD memory card 100. Accordingly, it is eliminated that the terminals for high-speed mode of the connector come into contact with the normal SD memory card, so that the lower case is prevented from being damaged due to the contact with the terminals for high-speed mode.
The SD memory card 100 can be distinguished from the normal SD memory card on the connector side simply by making at least part of the outer shape of the side surface of the SD memory card 100 different from the normal SD memory card. For example, as shown in
Moreover, as another configuration for making it possible to distinguish the SD memory card 100 from the normal SD memory card on the connector side, as shown in
In the above explanation, the configuration in which eight pins from 10th to 17th are provided for high-speed mode is taken as an example; however, as shown in
In this manner, according to the present embodiment, in the SD memory card 100, the pins for normal mode that are assigned the functions same as the normal SD memory card are provided in the same arrangement as the normal SD memory card, so that compatibility with the host device compatible with only the normal SD memory card can be maintained. Moreover, high-speed data transfer by the differential signal can be performed by using the pins for high-speed mode. Furthermore, some of the existing pins for normal mode are used as a differential clock pin pair by changing to a different function in the high-speed mode, so that a new pin does not need to be provided for differential clock transfer, whereby constraints on the wiring layout of the circuit substrate 7 can be made small compared with the case of newly providing all of the pins for high-speed mode. Therefore, the data high-speed transfer is possible while maintaining compatibility with the normal host device, and constraints on the wiring layout of the circuit substrate 7 on which a semiconductor memory is mounted are small.
The 10th to 16th and 18th to 23rd pins are pins used only in the high-speed mode, and the 10th to 16th pins are similar to the above first embodiment. The 18th pin is assigned D2+, the 19th pin is assigned D2−, the 20th pin is assigned GND, the 21st pin is assigned D3+, the 22nd pin is assigned D3−, and the 23rd pin is assigned GND. The 17th pin assigned Vcc2 is omitted. In the present embodiment, four pairs (pair of the 11th pin and the 12th pin, pair of the 14th pin and the 15th pin, pair of the 18th pin and the 19th pin, and pair of the 21st pin and the 22nd pin) of adjacent pins for differential signal are included, and each pin pair is arranged to be sandwiched by GNDs. The pairs of the pins for differential signal each have the data transfer function for one channel, so that the SD memory card 100 has the data transfer function totally for four channels. Therefore, the data transfer speed can be further increased compared with the first embodiment.
As shown in
In this manner, the data transfer speed can be further increased by further increasing the number of the pin pairs for differential signal for high-speed mode.
In this example, explanation is given for the configuration in which the 18th to 23rd pins are set for the differential signal as an example; however, it is needless to say that the pins can be used for other purposes.
Others are similar to the first embodiment, so that overlapping explanation is omitted.
In the above first embodiment, the configuration is illustrated as an example, in which the pins for normal mode are separated from the pins for high-speed mode, and the memory controller 12 is arranged therebetween; however, the preset invention is not limited to such an arrangement, and the pins for normal mode and the pins for high-speed mode can be arranged close to each other so long as a desired data transfer speed can be realized.
The pins for high-speed mode are exposed by providing a thin portion in the lower case 2 and forming openings therein in the similar manner to the pins for normal mode; however, when the configuration is such that the pins for high-speed mode are arranged near the pins for normal mode, as shown in
Others are similar to the above first embodiment, so that overlapping explanation is omitted.
In the above each embodiment, the configuration is taken as an example, in which the pins for high-speed mode are arranged in the same direction as the pins for normal mode; however, an arrangement direction of the pins for high-speed mode is not limited thereto in the present invention, and as shown in
As explained above, according to the embodiments, it is possible to obtain an effect that a semiconductor memory card can be provided, which is capable of performing the data high-speed transfer while maintaining compatibility with the normal host device and in which constraints on the wiring layout of the circuit substrate on which the semiconductor memory is mounted are small.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Patent | Priority | Assignee | Title |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 01 2017 | Kabushiki Kaisha Toshiba | TOSHIBA MEMORY CORPORATION | CORPORATE SPLIT | 059370 | /0113 | |
Jun 02 2017 | Kabushiki Kaisha Toshiba | (assignment on the face of the patent) | / | |||
Aug 01 2018 | TOSHIBA MEMORY CORPORATION | TOSHIBA MEMORY CORPORATION | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 059370 | /0249 | |
Aug 01 2018 | K K PANGEA | TOSHIBA MEMORY CORPORATION | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 059370 | /0249 | |
Oct 01 2019 | TOSHIBA MEMORY CORPORATION | Kioxia Corporation | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 059370 | /0335 |
Date | Maintenance Fee Events |
Nov 16 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 22 2025 | 4 years fee payment window open |
Aug 22 2025 | 6 months grace period start (w surcharge) |
Feb 22 2026 | patent expiry (for year 4) |
Feb 22 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 22 2029 | 8 years fee payment window open |
Aug 22 2029 | 6 months grace period start (w surcharge) |
Feb 22 2030 | patent expiry (for year 8) |
Feb 22 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 22 2033 | 12 years fee payment window open |
Aug 22 2033 | 6 months grace period start (w surcharge) |
Feb 22 2034 | patent expiry (for year 12) |
Feb 22 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |