The invention relates to a bump structure of a semiconductor device. An exemplary structure for a semiconductor device comprises a substrate; a contact pad over the substrate; a passivation layer extending over the substrate having an opening over the contact pad; and a conductive pillar over the opening of the passivation layer, wherein the conductive pillar comprises an upper portion substantially perpendicular to a surface of the substrate and a lower portion having tapered sidewalls.
|
1. A semiconductor device comprising:
a substrate;
a contact pad over the substrate;
a passivation layer extending over the substrate and having an opening over the contact pad;
an under-bump metallurgy (ubm) layer over the contact pad; and
a conductive pillar over the opening of the passivation layer, wherein a bottom-most surface of the conductive pillar is completely above an upper-most surface of the ubm layer, a lowest portion of the conductive pillar has curved sidewalls, the lowest portion is above a top surface of the passivation layer, and the conductive pillar comprises copper.
12. A semiconductor device comprising:
a substrate;
an inter-metal dielectric (IMD) layer over the substrate, the IMD layer having a top conductive layer;
an under bump metallurgy (ubm) layer electrically connected to the top conductive layer; and
a conductive pillar over the ubm layer, wherein sidewalls of the conductive pillar extending from a top portion to a bottom portion are perpendicular to a top surface of the substrate and a lowest portion of the conductive pillar having curved sidewalls, the lowest portion disposed over an uppermost surface of the ubm layer, and the conductive pillar comprises copper.
17. An integrated circuit comprising:
a substrate having a plurality of microelectronic elements formed therein;
a contact pad over the substrate;
a under-bump-metallurgy (ubm) layer over the contact pad;
a passivation layer extending over the substrate and having an opening over the contact pad; and
a conductive pillar over the opening of the passivation layer, wherein a lowest portion of the conductive pillar has curved sidewalls, the lowest portion is above a top surface of the passivation layer, an entirety of a sidewall extending from a bottom-most surface of the conductive pillar to an upper-most surface of the conductive pillar is free from contact with the ubm layer, and the conductive pillar comprises copper.
2. The semiconductor device of
3. The semiconductor device of
a first under-bump-metallurgy (ubm) sub-layer having a first width over the contact pad; and
a second under-bump-metallurgy (ubm) sub-layer having a second width over the first under-bump-metallurgy (ubm) sub-layer, wherein the second width is less than the first width.
4. The semiconductor device of
5. The semiconductor device of
6. The semiconductor device of
7. The semiconductor device of
8. The semiconductor device of
9. The semiconductor device of
10. The semiconductor device of
11. The semiconductor device of
13. The semiconductor device of
14. The semiconductor device of
15. The semiconductor device of
16. The semiconductor device of
a first ubm layer having a first width; and
a second ubm layer over the first ubm layer, the second ubm layer having a second width less than the first width.
18. The integrated circuit of
a first under-bump-metallurgy (ubm) layer having a first width over the contact pad; and
a second ubm layer having a second width over the first ubm layer, wherein the second width is less than the first width.
19. The integrated circuit of
20. The integrated circuit of
|
The invention relates to integrated circuit fabrication, and more particularly to a conductive pillar with an undercut structure.
Modern integrated circuits (ICs) are made up of literally millions of active devices, such as diodes and transistors, and passive devices, such as inductors, capacitors and resistors. These devices are initially isolated from each other, but are later interconnected together to form functional circuits. Typical interconnect structures include lateral interconnections, such as metal lines (wirings), and vertical interconnections, such as vias and contacts. Interconnections are increasingly determining the limits of performance and the density of modern ICs. On top of the interconnect structures, bond pads are formed on the interconnect structures and exposed on the top surface of the respective chip for an IC package. Electrical connections are made through bond pads to connect the chip to a package substrate or another die. Bond pads can be used for wire bonding or flip-chip bonding during IC packaging.
Flip-chip bonding utilizes bumps to establish electrical contact between a chip's bond pads and the package substrate. Structurally, a bump actually contains the bump itself and a so-called under bump metallurgy (UBM) layer located between the bump and a bond pad. An UBM layer generally comprises a diffusion barrier layer (or a glue layer) and a seed layer, arranged in that order, on the bond pad. The bumps themselves, based on the material used, are classified as solder bumps, gold bumps, copper pillar bumps and bumps with mixed metals. Recently, copper pillar bump technology has been proposed. Instead of using a solder bump, the electronic component is connected to a substrate by a copper pillar bump, which achieves finer pitch with minimum probability of bump bridging, reduces the capacitance load for the circuits, and allows the electronic component to perform at higher frequencies.
However, there are challenges to implementing such features and processes in IC fabrication. For example, delamination from edge portion of the copper pillar and UBM layer may occur due to high stress concentration. Accordingly, what is needed is an improved bump structure and method of bump formation.
The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
It is understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity.
Referring to
The substrate 202 further comprises a plurality of isolation regions (not shown). The isolation regions may utilize isolation technology, such as local oxidation of silicon (LOCOS) or shallow trench isolation (STI), to define and electrically isolate the various microelectronic elements (not shown). In the present embodiment, the isolation regions includes a STI. The isolation regions may comprise silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate glass (FSG), a low-K dielectric material, other suitable materials, and/or combinations thereof. The isolation regions, and in the present embodiment, the STI, may be formed by any suitable process. As one example, the formation of the STI may include patterning the semiconductor substrate 202 by a conventional photolithography process, etching a trench in the substrate 202 (for example, by using a dry etching, wet etching, and/or plasma etching process), and filling the trench (for example, by using a chemical vapor deposition process) with a dielectric material. In some embodiments, the filled trench may have a multi-layer structure such as a thermal oxide liner layer filled with silicon nitride or silicon oxide.
Examples of the various microelectronic elements that may be formed in the substrate 202 include transistors (e.g., p-channel/n-channel metal oxide semiconductor field effect transistors (pMOSFETs/nMOSFETs), bipolar junction transistors (BJTs), high voltage transistors, high frequency transistors, etc.); diodes; resistors; capacitors; inductors; fuses; and other suitable elements. Various processes are performed to form the various microelectronic elements including deposition, photolithography, implantation, etching, annealing, and other suitable processes. The microelectronic elements are interconnected to form the integrated circuit device, such as a logic device, memory device (e.g., static random access memory or SRAM), radio frequency (RF) device, input/output (I/O) device, system-on-chip (SoC) device, combinations thereof, and other suitable types of devices.
The substrate 202 further comprises inter-layer dielectric (ILD) layers, inter-metal dielectric (IMD) layers and a metallization structure overlying the integrated circuits. The IMD layers in the metallization structure include low-k dielectric materials, un-doped silicate glass (USG), fluorine-doped silicate glass (FSG), carbon-doped silicate glass, silicon nitride, silicon oxynitride, or other commonly used materials. The dielectric constants (k value) of the low-k dielectric materials may be less than about 3.9, or less than about 2.3. Metal lines in the metallization structure may be formed of copper or copper alloys by a suitable formation method.
A contact pad 204 is a top metallization layer formed in a top-level IMD layer 203. Contact pad 204 is a portion of conductive routes and has an exposed surface treated by a planarization process, such as chemical mechanical polishing (CMP), if necessary. Suitable materials for the contact pad 204 may comprise, but are not limited to, for example copper (Cu), aluminum (Al), AlCu, copper alloy, or other conductive materials. The contact pad 204 is used in the bonding process to connect the integrated circuits in the respective chip to external features.
The method 100 in
The method 100 in
For example, the first UBM sub-layer 212 is formed on the exposed portion of the bond pad 204, and extends to a portion of the passivation layer 206. The first UBM sub-layer 212, also referred to as a diffusion barrier layer or a glue layer, is formed of titanium, tantalum, titanium nitride, tantalum nitride, or the like by PVD or sputtering. The first UBM sub-layer 212 is deposited to a thickness t1 of between about 500 and 1200 angstroms. In one embodiment, the second UBM sub-layer 214, also referred to as a seed layer, is formed of copper by PVD or sputtering. In another embodiment, the second UBM sub-layer 214 may be formed of copper alloys that comprise silver, chromium, nickel, tin, gold, and combinations thereof. The second UBM sub-layer 214 is deposited to a thickness t2 of between about 4000 and 6000 angstroms. A ratio of the thickness t1 of the first under-bump-metallurgy (UBM) sub-layer to the thickness t2 of the second under-bump-metallurgy (UBM) sub-layer is from about 0.15 to 0.25.
The method 100 in
The method 100 in
It should be noted that constructing a conductive pillar 220 with a larger volume provides higher mechanical strength and lower resistance for flip-chip bonding. Because the volume of the conductive pillar 220 is a function of the thickness and cross-section area of the conductive pillar 220, the photo-sensitive layer 216 is required to have a thickness thick enough for forming a conductive pillar 220, and the second opening 218 is thus wider than the first opening 208 of the passivation layer 206, thereby providing a larger cross-sectional area to accommodate a conductive pillar 220 with a larger volume.
The method 100 in
The conductive pillar 220 comprises a copper layer, also referred as a copper layer 220. The copper layer 220 is intended to comprise substantially a layer including pure elemental copper, copper containing unavoidable impurities, and copper alloys containing minor amounts of elements such as tantalum, indium, tin, zinc, manganese, chromium, titanium, germanium, strontium, platinum, magnesium, aluminum or zirconium. The conductive pillar 220 and the second under-bump-metallurgy (UBM) layer 214 may comprise the same material. The formation methods may include sputtering, printing, electro plating, electroless plating, and chemical vapor deposition (CVD) methods. For example, electro-chemical plating (ECP) is carried out to form the Cu layer 220. In an exemplary embodiment, the thickness of the Cu layer 220 is greater than 25 μm. In another exemplary embodiment, the thickness of the Cu layer 220 is greater than 40 μm. For example, the Cu layer 220 is of about 40-60 μm thickness, or about 60-120 μm thickness, although the thickness may be greater or smaller.
The method 100 in
In the present embodiment, the second under-bump-metallurgy (UBM) sub-layer 214 has a second width W2 over the first under-bump-metallurgy (UBM) sub-layer 212. In one embodiment, an outer edge 214e of the second under-bump-metallurgy (UBM) sub-layer 214 is between an outer edge 220c of the lower portion 220b of the conductive pillar 220 and an inner edge 220d of the lower portion 220b of the conductive pillar 220 (shown in
Then, using the conductive pillar 220 as a hard-mask,
Thus, the upper portion 220a of the conductive pillar 220 has an outer edge 220e substantially aligned with an outer edge 212e of the first under-bump-metallurgy (UBM) sub-layer 212. In the present embodiment, the first under-bump-metallurgy (UBM) sub-layer 212 has a first width W1. The first width W1 is in the range of about 60 to 100 μm. In the present embodiment, the second width W2 is less than the first width W1. In one embodiment, a difference between the first width W1 and second width W2 is in the range of about 0.5 to 10 μm. In one embodiment, a ratio of the first width to the second width is from about 1.01 to 1.20.
Therefore, the semiconductor device 200 comprises a substrate 202; a contact pad 204 over the substrate 202; a passivation layer 206 extending over the substrate 202 having an opening 208 over the contact pad 204; a conductive pillar 220 over the opening 208 of the passivation layer 206, wherein the conductive pillar 220 comprises an upper portion 220a substantially perpendicular to a surface 202a of the substrate 202 and a lower portion 220b having tapered sidewalls, a under-bump-metallurgy (UBM) layer 210 between the contact pad 204 and conductive pillar 220, wherein the under-bump-metallurgy (UBM) layer 210 comprises a first under-bump-metallurgy (UBM) sub-layer 212 having a first width W1 over the contact pad 204; and a second under-bump-metallurgy (UBM) sub-layer 214 having a second width W2 over the first under-bump-metallurgy (UBM) sub-layer 212, wherein the second width W2 is less than the first width W1. Then, subsequent processes, including flip-chip processing, must be performed after forming the semiconductor device 200 to complete the IC fabrication.
While the invention has been described by way of example and in terms of the embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements. The invention can be used to form or fabricate a conductive pillar for a semiconductor device. In this way, a delamination-free bump structure for a semiconductor device may be formed.
Liu, Chung-Shi, Lin, Chih-Wei, Kuo, Hung-Jui, Cheng, Ming-Da, Lu, Wen-Hsiung, Chou, Meng-Wei
Patent | Priority | Assignee | Title |
10593638, | Mar 29 2017 | XILINX, Inc. | Methods of interconnect for high density 2.5D and 3D integration |
Patent | Priority | Assignee | Title |
6417089, | Jan 03 2000 | Samsung Electronics, Co., Ltd. | Method of forming solder bumps with reduced undercutting of under bump metallurgy (UBM) |
20040180296, | |||
20050239277, | |||
20060105560, | |||
20080157060, | |||
20080169562, | |||
20090057893, | |||
20100052162, | |||
20100133688, | |||
20100197132, | |||
20110115074, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 11 2010 | LIN, CHIH-WEI | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025324 | /0975 | |
Oct 11 2010 | CHENG, MING-DA | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025324 | /0975 | |
Oct 11 2010 | LU, WEN-HSIUNG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025324 | /0975 | |
Oct 11 2010 | CHOU, MENG-WEI | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025324 | /0975 | |
Oct 11 2010 | KUO, HUNG-JUI | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025324 | /0975 | |
Oct 11 2010 | LIU, CHUNG-SHI | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025324 | /0975 | |
Oct 14 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / | |||
Jul 19 2024 | Taiwan Semiconductor Manufacturing Company Limited | PARABELLUM STRATEGIC OPPORTUNITIES FUND LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 068326 | /0474 |
Date | Maintenance Fee Events |
Apr 27 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 13 2021 | 4 years fee payment window open |
May 13 2022 | 6 months grace period start (w surcharge) |
Nov 13 2022 | patent expiry (for year 4) |
Nov 13 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 13 2025 | 8 years fee payment window open |
May 13 2026 | 6 months grace period start (w surcharge) |
Nov 13 2026 | patent expiry (for year 8) |
Nov 13 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 13 2029 | 12 years fee payment window open |
May 13 2030 | 6 months grace period start (w surcharge) |
Nov 13 2030 | patent expiry (for year 12) |
Nov 13 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |