A semiconductor structure includes a wafer comprising a plurality of viewing fields defined thereon, a plurality of dies defined by a scribe line formed in each viewing field, a plurality of mark patterns formed in the scribe line, and a plurality of anchor pattern respectively formed in the review fields, the anchor patterns being different from the mark patterns.
|
1. A method for reviewing defects, comprising:
receiving a semiconductor structure and sets of coordinates locating a plurality of defects formed thereon in a defect review apparatus;
identifying a plurality of viewing fields on the semiconductor structure and recognizing a plurality of origin points respectively in the viewing fields in the defect review apparatus, and each viewing field comprising a plurality of dies formed therein;
performing a first review step to review a plurality of anchor patterns in the viewing fields;
performing an offset correction after the first review step to re-locating the plurality of defects; and
performing a second review step to review the defects after the offset correction.
2. The method for reviewing the defects according to
3. The method for reviewing the defects according to
4. The method for reviewing the defects according to
5. The method for reviewing the defects according to
6. The method for reviewing the defects according to
7. The method for reviewing the defects according to
8. The method for reviewing the defects according to
|
This application is a divisional application of and claims the benefit of U.S. patent application Ser. No. 15/396,805, filed Jan. 2, 2017.
The present invention relates to a semiconductor structure and a method for reviewing defects, and more particularly, to a semiconductor structure involved in the method for reviewing defects in manufactured semiconductor substrates.
A semiconductor device is formed after a semiconductor substrate undergoes a plurality of manufacturing steps of oxidization, film deposition, lithography, etching, etc. In the semiconductor manufacturing, it is important to find defects appearing during a manufacturing step in early phases and take measures against the defects in order to ensure yield enhancement. And thus defect inspection systems and defect review systems are required.
Defect inspection detects particles, pattern anomalies, and process-induced anomalies on wafers and reticles. The inspection process typically only involves detecting defects on the wafer/substrate and providing limited information such coordinates indicating defect locations, number of defects, and sometimes defect size. And typically detection results from the inspection systems are fed to defect review systems. As the dimensions of semiconductor devices decrease, detection of defects has become necessary since even relatively small defects may cause unwanted aberrations in the semiconductor devices.
Defect review is often used to provide more information about individual defects than that which can be from the inspection results. For instance, a defect review may be used to revisit the defects detected on the wafer/substrate and to examine the defects further. Defect review typically involves generating more detailed information about the defects at a higher resolution.
It is concluded that defect inspection and defect review systems are two significant means for semiconductor yield management. Conventionally, as the defect locations is detected and the coordinates of these defects are fed to the defect review system, the substrate/wafer is aligned on the stage of the review system and the coordinates are used by the defect review system to find the defects. Therefore, alignments between the defect inspection system and defect review system are important.
According to an aspect of the present invention, a semiconductor structure is provided. The semiconductor structure includes a wafer comprising a plurality of viewing fields defined thereon, a plurality of dies defined by a scribe line formed in each viewing field, a plurality of mark patterns formed in the scribe line, and a plurality of anchor patterns respectively formed in the review fields. More important, the anchor patterns are different from the mark patterns.
According to an aspect of the present invention, a method for reviewing defects is provided. The method for reviewing defects includes following steps. A wafer and sets of coordinates locating a plurality of defects formed on the wafer are received in a defect review apparatus. Next, a plurality of viewing fields on the wafer are identified and a plurality of origin points respectively in the viewing fields are recognized in the defect review apparatus. And each viewing field includes a plurality of dies formed therein. Thereafter, a first review step is performed to review a plurality of anchor patterns in the viewing fields, and followed by performing an offset correction after the first review step to re-locate the defects. Then a second review step is performed to review the defects after the offset correction.
According to the semiconductor structure provided by the present invention, the anchor patterns that are different from the mark patterns are formed in the viewing fields and thus the first reviewing step is performed to review the anchor patterns. The offset correction therefore can be easily achieved to re-locate the defects because the deviation between the origin points and the anchor patterns or the deviation between the coordinates locating the defects and the anchor patterns is easily obtained. Accordingly, the second reviewing step is performed to review the real defects with accurate and precise coordinates. And thus the method for reviewing defects provided by the present invention provides high working efficiency and an improved reliability.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, in order to provide a thorough understanding of the present invention. However, it will be appreciated by one of ordinary skill in the art that the invention may be practiced without these specific details. In other instances, well-known structures or processing steps have been described in detail in order to avoid obscuring the invention.
It will be understood that when an element is referred to as being “formed” on another element, it can be directly or indirectly, formed on the given element by growth, deposition, etch, attach, connect, or couple. And it will be understood that when an elements or a layer is referred to as being “on”, “connected to”, or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer and/or section from another. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the disclosure.
Spatially relative terms, such as “beneath”, “below”, “lower”, “above”, “upper”, “in”, “on” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element (s) or feature (s) as illustrated in the figures. It will be understood that spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientations depicted in the figures. For example, if the device in the figures in turned over, elements described as “below” or “beneath” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments and is not intended to be limiting of the inventions. As used herein, the singular form “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise.
Please refer to
Please refer to the right side of
Please refer to
Please refer to
Please refer to
It should be easily realized that in some embodiments of the present invention, the mark patterns 108 and the anchor patterns 110/110′ can include the same shape, and the difference between the mark patterns 108 and the anchor patterns 110/110′ is: the anchor patterns 110/110′ include the programmed defects 114a, 114b, or 114c while the mark patterns 108 include no programmed defects. However, in still other embodiments of the present invention, the anchor patterns 110/110′ and mark patterns 108 can include different shapes and/or different sizes.
Please refer to
STEP 200: Receiving a semiconductor structure and sets of coordinates locating a plurality of defects formed thereon in a defect review apparatus
According to the preferred embodiment, a semiconductor structure 100 as mentioned above is inspected using any suitable defect inspection apparatus. The semiconductor structure 100 is inspected in a defect inspection apparatus and thus a plurality of defects may be detected and sets of coordinates locating those defects are derived from the defect inspection apparatus. As mentioned above, the semiconductor structure 100 includes the wafer 102, the plurality of dies 104 formed on the wafer 102 and defined by the scribe line 106, the plurality of mark patterns 108, and the plurality of anchor patterns 110/110′. More important, the anchor patterns 110/110′ respectively include at least a programmed defect 114a, 114b and/or 114c formed therein, therefore the set of coordinates are derived to locate not only the real defect(s) in the dies 104 but also to locate the programmed defects 114a, 114b and/or 114c in the anchor patterns 110/110′. In other words, since the anchor patterns 110/110′ include the programmed defects 114a, 114b and/or 114c, it will be always detected and recognized in the defect inspection apparatus.
The semiconductor structure 100/the wafer 102 is then transferred to a defect review apparatus. In some embodiments of the present invention, the defect review apparatus is preferably a scanning electron microscope (SEM)-based defect review apparatus, but not limited to this. The defect review apparatus receives the semiconductor structure 100 and the set of coordinates locating the defects from the defect inspection apparatus.
Please refer to
STEP 210: Identifying a plurality of viewing fields on the semiconductor structure and recognizing a plurality of origin points respectively in the viewing fields in the defect review apparatus, and each viewing field comprising a plurality of dies formed therein
Please also refer to
Please refer to
STEP 220: Performing a first review step to review a plurality of anchor patterns in the viewing fields
Please refer to
Please refer to
STEP 230: Performing an offset correction after the first review step to re-locating the plurality of defects
Please refer to
It should be noted that in the conventional defect review method, user's skill based on the user experience are always required because deviation between the defects in the viewing fields of the defect review apparatus and the coordinates locating the defects transferred from the defect inspection apparatus may be too large to accurately address the defects and thus user needs to find some of the defects manually. And the offset correction cannot be performed until at least some of the defects are found. The most common problem for the aforementioned user-required procedure is time consuming.
According to the method for review defect provided by the present invention, the offset correction can be easily performed by introducing the anchor patterns 110/110′ including the programmed defects 112: Since the anchor patterns 110/110′ are formed at the origin points or formed within the viewings, the deviation between the anchor patterns 120 and the origin points 120 are easily obtained. Or, the deviation between the anchor patterns 120 and the coordinates derived from the inspection apparatus is easily obtained. Thus, the time-consuming defect finding procedure is no longer required. Furthermore, by introducing the anchor patterns 110/110′, the offset correction can even be automatically performed by the defect view apparatus without user.
Please refer to
STEP 240: Performing a second review step to review the defects after the offset correction
As mentioned above, the offset correction is performed to re-locate the defects, and thereafter a second review steps is performed in the defect review apparatus. Since the real defects detected by the defect inspection apparatus are re-located according to STEP 230 as mentioned above, the second review step is performed easily to find out where the real defects are and they are reviewed and analyzed to obtain greater details.
According to the semiconductor structure provided by the present invention, the anchor patterns that are different from the mark patterns are formed in the viewing fields and thus the first reviewing step is performed to review the anchor patterns. The offset correction can be easily achieved to re-locate the defects because the deviation between the origin points and the anchor patterns or the deviation between the coordinates locating the defects and the anchor patterns is easily obtained. Therefore the second reviewing step is performed to review the real defects with accurate and precise coordinates. And thus the method for reviewing defects provided by the present invention includes a high working efficiency and an improved reliability.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Lin, Hung-Chin, Wu, Chih-Yu, Chen, Sheng-Chieh, Hung, Chung-Chih, Sun, Chia-Chen, Tsai, Yung-Teng, Chen, Jun-Ming
Patent | Priority | Assignee | Title |
10510677, | Jan 02 2017 | Marlin Semiconductor Limited | Die |
Patent | Priority | Assignee | Title |
6680484, | Oct 22 2002 | Texas Instruments Incorporated | Space efficient interconnect test multi-structure |
7231079, | Feb 21 2001 | Hitachi, LTD | Method and system for inspecting electronic circuit pattern |
8094924, | Dec 15 2008 | HERMES MICROVISION INCORPORATED B V ; ASML NETHERLANDS B V | E-beam defect review system |
20030209812, | |||
20080058977, | |||
20090268959, | |||
20110115057, | |||
20120299159, | |||
20130163851, | |||
20140002822, | |||
20140051189, | |||
20140219543, | |||
20150241790, | |||
20170047195, | |||
20170337673, | |||
20180158735, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 21 2018 | United Microelectronics Corp. | (assignment on the face of the patent) | / | |||
Jun 18 2021 | United Microelectronics Corporation | Marlin Semiconductor Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 056991 | /0292 |
Date | Maintenance Fee Events |
Aug 21 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Jun 09 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 18 2021 | 4 years fee payment window open |
Jun 18 2022 | 6 months grace period start (w surcharge) |
Dec 18 2022 | patent expiry (for year 4) |
Dec 18 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 18 2025 | 8 years fee payment window open |
Jun 18 2026 | 6 months grace period start (w surcharge) |
Dec 18 2026 | patent expiry (for year 8) |
Dec 18 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 18 2029 | 12 years fee payment window open |
Jun 18 2030 | 6 months grace period start (w surcharge) |
Dec 18 2030 | patent expiry (for year 12) |
Dec 18 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |