An interconnect structure for an integrated circuit, such as a three dimensional integrated circuit (3DIC), and a method of forming the same is provided. An example interconnect structure includes a substrate, a through via extending through the substrate, and a liner disposed between the substrate and the through via. The substrate includes a tapered profile portion. The tapered profile portion abuts the liner.
|
1. A method of forming an interconnect structure, the method comprising:
forming a through via in a substrate, the through via isolated from the substrate by a liner, the liner interposed between the through via and the substrate;
performing a chemical mechanical polishing (CMP) process to selectively planarize a backside surface of the substrate, the CMP process generating a tapered profile portion of the substrate protruding above a horizontal backside surface, the tapered profile portion adjacent to the liner;
forming a dielectric capping layer over the tapered profile portion of the substrate and a backside surface of the through via, wherein a first height measured from the horizontal backside surface of the substrate to an uppermost surface of the tapered profile portion is greater than a second height measured from the uppermost surface of the tapered profile portion to an uppermost extent of the dielectric capping layer; and
planarizing the dielectric capping layer, the liner, and the through via such that a backside uppermost surface of the dielectric capping layer and a backside uppermost surface of the liner are at a substantially same level, wherein after the planarizing, a first width measured from a sidewall of the liner to the outermost extent of the planarized backside uppermost surface of the dielectric capping layer is greater than a second width measured from the sidewall of the liner to the outermost extent of the tapered profile portion.
15. A method of forming an interconnect structure, the method comprising:
forming an opening in a substrate, the opening extending into the substrate from a first surface;
forming a liner in the opening;
forming a conductive material over the liner in the opening;
recessing a second surface of the substrate to expose the conductive material, thereby forming a through via, an extending portion of the second surface of the substrate adjacent the through via extending toward a protruding end of the through via, wherein a backside surface of the liner and a backside surface of the conductive material of the through via are at a substantially same level; and
forming a dielectric layer over the second surface of the substrate, wherein the dielectric layer is over the extending portion of the second surface of the substrate, the dielectric layer physically contacting the conductive material of the through via, wherein a first vertical distance between a level of the substrate laterally adjacent a substantially planar recessed surface of the substrate and an uppermost extent of material of the substrate is greater than a second vertical distance between the uppermost extent of material of the substrate and an uppermost extent of the dielectric layer; and
planarizing the dielectric layer, the liner, and the through via such that an uppermost surface of the dielectric layer and an uppermost surface of the liner are at a substantially same level, wherein after the planarizing, an entirety of the extending portion of the second surface of the substrate is completely disposed between the liner and the outermost extent of the planarized uppermost surface of the dielectric layer.
8. A method of forming an interconnect structure, the method comprising:
forming a through via in a substrate, the through via comprising a liner;
performing a chemical mechanical polishing (CMP) process to selectively planarize a surface of the substrate, the CMP process exposing the through via and producing a recessed surface of the substrate such that the through via protrudes from the recessed surface of the substrate, a portion of the recessed surface of the substrate sloping toward a protruding end of the through via;
forming a dielectric capping layer over the surface of the substrate adjacent the through via, wherein a backside surface of the dielectric capping layer and a backside surface of the through via are at a substantially same level; and
forming a redistribution layer over the through via such that the redistribution layer is electrically coupled to the through via, wherein, after forming the redistribution layer, a first vertical distance between a level of the substrate laterally adjacent a substantially planar recessed surface of the substrate and an uppermost extent of material of the substrate is greater than a second vertical distance between the uppermost extent of material of the substrate and an uppermost extent of the dielectric capping layer, wherein an uppermost surface of the dielectric capping layer and an uppermost surface of the liner are at a substantially same level, wherein a first horizontal distance between a sidewall of the through via and the substantially planar recessed surface of the substrate is less than a second horizontal distance between the sidewall of the through via and the outermost extent of the uppermost surface of the dielectric capping layer.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
9. The method of
forming an opening in the substrate;
forming the liner in the opening of the substrate; and
forming a conductive material over the liner in the opening, thereby forming the through via.
11. The method of
forming a dielectric layer over the surface of the substrate, the through via, and the liner; and
planarizing the dielectric layer to expose the through via, thereby forming the dielectric capping layer.
13. The method of
14. The method of
17. The method of
19. The method of
20. The method of
|
As the demand for smaller electronic products grows, manufacturers and others in the electronics industry continually seek ways to reduce the size of integrated circuits used in the electronic products. In that regard, three-dimensional type integrated circuit (3DIC) packaging techniques have been developed and used.
A beneficial technology for three-dimensional (3D) integration employs vertical interconnects known as a through via (TV). The through is a vertical electrical connection generally passing completely through a substrate, such as a silicon wafer, a die, or an interposer.
By using through via technology, 3D ICs can pack a great deal of functionality into a small “footprint.” In addition, electrical paths through the device can be drastically shortened, leading to faster operation.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
The present disclosure will be described with respect to embodiments in a specific context, namely, an interconnect structure for a three dimensional integrated circuit (3DIC). The concepts in the disclosure may also apply, however, to other semiconductor structures or circuits. It should also be recognized by those skilled in the art that other structures and layers may be included in the interconnect structure 10 in practical applications.
Referring now to
The substrate 16 abuts a portion of the liner 14. In an embodiment, the substrate 16 surrounds or encircles the liner 14 and the through via 12. The backside surface 24 of the substrate 16 is disposed below the backside surface 26 of the through via 12 such that sidewalls of the through via 12 and/or the liner 14 are exposed. In an embodiment, the substrate 16 may be made of a semiconductor material such as silicon, bulk silicon (doped or undoped), germanium, diamond, or the like. Alternatively, compound materials such as silicon germanium, silicon carbide, gallium arsenic, indium arsenide, indium phosphide, silicon germanium carbide, gallium arsenic phosphide, gallium indium phosphide, combinations of these, and the like, may also be used. Additionally, the substrate 16 may be a silicon-on-insulator (SOI) substrate. Generally, an SOI substrate includes a layer of a semiconductor material such as epitaxial silicon, germanium, silicon germanium, SOI, silicon germanium on insulator (SGOI), or combinations thereof. Other substrates that may be used include multi-layered substrates, gradient substrates, or hybrid orientation substrates.
The through via 12 extends vertically through the substrate 16. Therefore, the through via 12 provides a conductive pathway through the substrate 16 from a backside 17 of the substrate 16 to a frontside 19 of the substrate 16. Although not shown in
In accordance with some embodiments, the through via 12 is a through substrate via (TSV). In an embodiment, a portion of the through via 12 projects above a backside surface 24 of the substrate 16. In an embodiment, a backside surface 26 of the through via 12 is co-planar with a backside surface 28 of the liner 14 and/or a backside surface 30 of a portion of the dielectric capping layer 20.
The through via 12 is formed from a conductive metal. In an embodiment, the through via 12 is made from copper (Cu) or another metal suitable for use in an integrated circuit. The through via 12 is electrically coupled to the redistribution layer 22.
In some embodiments, the liner 14 is interposed between the through via 12 and the substrate 16. The liner 14 electrically isolates the through via 12 from the substrate 16. In an embodiment, the liner 14 is made from a dielectric material such as silicon nitride, silicon oxynitride, silicon carbide, or another suitable dielectric material.
The substrate 16 includes the tapered profile portion 18 abutting the through via 12 and/or the liner 14. The tapered profile portion 18 of the substrate 16 curves or angles upwardly (as oriented in
While the exterior surface of the tapered profile portion 18 is depicted as curved or arcuate in
In an embodiment, a width of the tapered profile portion 18 increases as the tapered profile portion 18 extends further away from the liner 14. In other words, a width of an apex of the tapered profile portion 18 is less than a width of a base (or bottom) of the tapered profile portion 18. In addition, an overall thickness of the substrate 16 adjacent to the liner 14 is greater than the overall thickness of the substrate further away from the liner 14 due to the presence of the tapered profile portion 18.
The dielectric capping layer 20 is disposed over the substrate 16. In accordance with some embodiments, the entire backside surface of the substrate 16, including the tapered profile portion 18, is covered. As shown, the dielectric capping layer 20 engages a portion of the liner 14. In an embodiment, the dielectric capping layer 20 is made from silicon nitride, silicon oxide, or another suitable insulator. In an embodiment, the backside surface 30 of the dielectric capping layer 20 adjacent to the liner 14 is co-planar with the backside surface 26 of the through via 12. In an embodiment, a thickness of the capping layer 20 may be between about 700 nm and about 2000 nm.
The tapered profile portion 18 in the interconnect structure 10 reduces or prevents seams (i.e., leakage paths) extending through the dielectric capping layer 20. Therefore, the redistribution layer 22 and the substrate 16 remain electrically isolated from each other, particularly where the through via 12 protrudes from the substrate 16.
The redistribution layer 22 is electrically coupled to the through via 12. In an embodiment, the redistribution layer 22 extends laterally over the liner 14 and a portion of the dielectric capping layer 20. In an embodiment, the redistribution layer 22 may be horizontally oriented or extend laterally further than the through via 12. Therefore, the redistribution layer 22 caps or covers a portion of the through via 12.
Referring now to
In an embodiment, an angle θ formed by the sidewall 34 of the liner 14 and an exterior surface 38 of the tapered profile portion 18 is greater than or about thirty degrees. In an embodiment, an angle α formed by the exterior surface 38 of the tapered profile portion 18 and the horizontal portion of the backside surface 24 of the substrate 16 is less than or about sixty degrees. The range of angle θ and α of the tapered profile portion 18 generates a more favorable geometry for the subsequent capping of dielectric layer 20, hence helping eliminate the formation of seams.
In an embodiment, the height h of the tapered profile portion 18 of the substrate 16, which is measured from the horizontal backside surface 24 of the substrate 16 to the apex of the tapered profile portion 18, is between about 300 nm and about 800 nm. In addition, in an embodiment the width w of the tapered profile portion 18, measured at the base, is between about 200 nm and about 800 nm.
Referring collectively to
In order to form the liner 14, an oxide layer is formed over the substrate 16 and the bottom and sidewalls of the opening. The oxide layer may be deposited using, for example, through Chemical Vapor Deposition (CVD), which may be Plasma Enhance CVD (PECVD), Atomic Layer Deposition (ALD), or the like. After the oxide layer has been formed, the portions of the oxide layer outside the opening (e.g., over the top surface of the substrate 16 laterally adjacent to the opening) may be removed by, for example, a CMP process to form the liner 14. In an embodiment, a thickness of liner 14 may be between about 100 nm and about 1000 nm. It is appreciated, however, that the values recited throughout the description are merely examples, and may be changed to different values.
To form the through via 12, the lined opening in the substrate 16 is filled with a conductive material (e.g., copper, copper alloy, or another suitable metal). In some embodiments, a seed layer may be deposited over the substrate 16 and the bottom and sidewalls of the liner 14. An electroplating process may be performed to fill the opening with the conductive material. Thereafter, a CMP process may be performed to remove the protective layer and portions of the conductive material disposed outside the opening to generate the through via 12. It should be recognized that other processes may be used to form the through via 12. Indeed, other methods and structures may be used in the process. For example, the through via technique may encompass drilling holes in the wafer by etching or laser and then filling the holes with conductive materials, such as copper, polysilicon, or tungsten to form the vias.
In
In
In some embodiments, the polishing rate of the substrate 16 around the through silicon via 12 may be affected by the shielding effect of the through via 12 during polishing such that the chemical and mechanical interactions that take place during the CMP process will affect the through via 12 and the substrate 16 differently due to the difference in materials used to form the though via 12 (e.g., copper) and the substrate 16 (e.g., silicon). Therefore, the shielding effect may contribute to the shape of the tapered profile portion 18 surrounding the protruding through via 12.
In an embodiment, the substrate 16 is selectively planarized such that the width of the tapered profile portion 18 increases as the tapered profile portion 18 extends further away from the liner 14. In other words, the width of the apex of the tapered profile portion 18 is less than the width of the base of the tapered profile portion 18.
In an embodiment, the substrate 16 is selectively planarized such that the angle formed by the sidewall 34 of the liner 14 and an exterior surface 38 of the tapered profile portion 18 is greater than or equal to about thirty degrees (see
The planarization process provides the substrate 16 with the horizontal backside surface 24 below the backside surface 26 of the through via 12. In other words, the planarization allows a portion of the through via 12 to protrude from the substrate 16.
In
Next, in
In
From the foregoing, it should be recognized that the tapered profile portion 18 of the substrate 16 provides the interconnect structure 10 with numerous advantages and benefits. For example, the tapered profile portion 18 permits effective isolation of the redistribution layer 22 from the substrate 16 by reducing or preventing the formation of an undesirable leakage path (e.g., seams) in the isolation layer between the redistribution layer 22 and the substrate 16.
An interconnect structure in accordance with some embodiments is provided. The interconnect structure includes a substrate, a through via extending through the substrate, and a liner disposed between the substrate and the through via, wherein the substrate includes a tapered profile portion, the tapered profile portion abutting the liner.
An interconnect structure in accordance with some embodiments is provided. The interconnect structure includes a substrate having a tapered profile portion, a through via protruding from a surface of the substrate, and a liner interposed between the substrate and the through via. The tapered profile portion is adjacent the liner and extends toward an uppermost surface of the liner. A dielectric capping layer is disposed over the substrate and abutting the liner.
A method of forming an interconnect structure in accordance with some embodiments is provided. The method includes providing a substrate having a through via isolated from the substrate by a liner, the liner interposed between the through via and the substrate, selectively planarizing a backside surface of the substrate to generate a tapered profile portion, the tapered profile portion adjacent to the liner, and forming a dielectric capping layer over tapered profile portion of the substrate and a backside surface of the through via.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Yu, Chen-Hua, Wu, Tsang-Jiuh, Chiou, Wen-Chih, Jeng, Shin-Puu, Yang, Ku-Feng, Chung, Ming-Tsu, Lai, Kuan-Liang, Wu, Jiung, Shih, Hong-Ye
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7214615, | Mar 17 2003 | SAMSUNG ELECTRONICS CO , LTD | Method of manufacturing semiconductor device, semiconductor device, circuit substrate and electronic apparatus |
7358602, | Jan 15 2003 | SAMSUNG ELECTRONICS CO , LTD | Semiconductor chip, and semiconductor wafer including a variable thickness insulating layer |
8232200, | Mar 18 2011 | Infineon Technologies AG | Methods of forming integrated circuit devices having damascene interconnects therein with metal diffusion barrier layers and devices formed thereby |
9006866, | Aug 20 2012 | SK Hynix Inc. | Semiconductor device and method for fabricating the same |
20030022483, | |||
20100038800, | |||
20110133333, | |||
20120133041, | |||
20120235296, | |||
20130026606, | |||
20130069227, | |||
20130252416, | |||
20140048938, | |||
20140327132, | |||
20150028494, | |||
20150228494, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 23 2014 | YU, CHEN-HUA | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | JENG, SHIN-PUU | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | CHIOU, WEN-CHIH | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | WU, TSANG-JIUH | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | YANG, KU-FENG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | SHIH, HONG-YE | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | CHUNG, MING-TSU | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | LAI, KUAN-LIANG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 23 2014 | WU, JIUNG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033046 | /0804 | |
Apr 28 2014 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 08 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 25 2021 | 4 years fee payment window open |
Jun 25 2022 | 6 months grace period start (w surcharge) |
Dec 25 2022 | patent expiry (for year 4) |
Dec 25 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 25 2025 | 8 years fee payment window open |
Jun 25 2026 | 6 months grace period start (w surcharge) |
Dec 25 2026 | patent expiry (for year 8) |
Dec 25 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 25 2029 | 12 years fee payment window open |
Jun 25 2030 | 6 months grace period start (w surcharge) |
Dec 25 2030 | patent expiry (for year 12) |
Dec 25 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |