Systems and methods according to one or more embodiments are provided for gate boosted drivers for integrated power stages. In one example, a gate driver includes an output stage comprising an n-channel metal-oxide-semiconductor (nmos) pull-up transistor and an nmos pull-down transistor, where the nmos pull-up transistor and the nmos pull-down transistor are coupled at an output node. The gate driver further includes a bootstrap circuit comprising a main bootstrap capacitor, where the bootstrap capacitor provides a supply voltage for driving the nmos pull-up transistor. The gate driver further includes a high voltage generator coupled with the main bootstrap capacitor via a transistor switch and a replica bootstrap circuit comprising a replica bootstrap capacitor. The replica bootstrap circuit generates a reference voltage that regulates a drain current of the transistor switch, and the regulated drain current of the transistor switch charges the main bootstrap capacitor from the high voltage generator.
|
11. A method for operating a gate driver for an integrated power stage comprising:
charging a main bootstrap capacitor;
charging a replica bootstrap capacitor from a first voltage source via a first diode when the first diode is forward biased;
providing a supply voltage for driving a pull-up n-channel metal-oxide-semiconductor (nmos) transistor from the main bootstrap capacitor;
providing a reference voltage at a gate terminal of a transistor switch, wherein the reference voltage regulates a drain current of the transistor switch and wherein the regulated drain current of the transistor switch charges the main bootstrap capacitor from a high voltage generator; and
conducting the drain current through the transistor switch when a voltage across the bootstrap capacitor is below the reference voltage by a threshold voltage of the transistor switch;
wherein the replica bootstrap capacitor generates a reference voltage that regulates a drain current of the transistor switch.
1. A gate driver comprising:
an output stage comprising an n-channel metal-oxide-semiconductor (nmos) pull-up transistor and an nmos pull-down transistor, wherein the nmos pull-up transistor and the nmos pull-down transistor are coupled at an output node;
a bootstrap circuit comprising a main bootstrap capacitor, wherein the bootstrap capacitor provides a supply voltage for driving the nmos pull-up transistor;
a high voltage generator coupled with the main bootstrap capacitor via a transistor switch; and
a replica bootstrap circuit comprising a replica bootstrap capacitor, wherein the replica bootstrap capacitor generates a reference voltage that regulates a drain current of the transistor switch, and wherein the regulated drain current of the transistor switch charges the main bootstrap capacitor from the high voltage generator;
wherein the replica bootstrap circuit further comprises a first voltage source and a first diode, the first voltage source configured to charge the replica bootstrap capacitor via the first diode when the first diode is forward biased.
2. The gate driver of
3. The gate driver of
4. The gate driver of
5. The gate driver of
6. The gate driver of
7. The gate driver of
8. The gate driver of
9. The gate driver of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
|
The present application claims priority to U.S. provisional application No. 62/357,223 filed Jun. 30, 2016, which is fully incorporated by reference as set forth herein in its entirety.
One or more embodiments of the invention relate generally to integrated power stages and more particularly, for example, to improved gate boosted drivers for integrated power stages.
Integrated gate drivers may comprise output stage buffers including p-type metal-oxide-semiconductor (“PMOS”) transistors for a pull-up path and an n-type metal-oxide-semiconductor (“NMOS”) for a pull-down path. In certain high power applications, a large percentage of a die area may be occupied by a driver output stage comprising two or more high-voltage transistors capable of providing robust output currents and large gate voltages. It is desirable to implement alternative output stage buffer configurations that more efficiently use the die area. In some high-voltage applications, the PMOS transistor may be several times (e.g., over 30 times) larger compared to the NMOS transistor in its specific resistance, resulting in the pull-up path occupying more die area than the pull-down path. Technological improvements in complementary metal-oxide-semiconductors manufacturing processes have led to integration of more functionality within a smaller die area. An output stage of an integrated gate driver circuit comprising NMOS transistors for both pull-up and pull-down paths are an approach that may result in a reduced die area and lower manufacturing costs.
The output stage of an integrated gate driver utilizing an NMOS transistor for the high-side switch may use a bootstrap power supply to provide the gate overdrive voltage when the high-side NMOS transistor turns on. However, since the bootstrap capacitor, during the time when the low-side switch is not active, provides gate charge to the gate terminal of the high-side switch, power supply voltage for the buffer coupled to the high-side switch, and supplements charge lost due to leakage and quiescent currents, a relatively large bootstrap capacitor may be selected to ensure sufficient gate drive for substantially higher duty-cycles. For example, it is conventional to implement the bootstrap capacitor as discrete component. But such an arrangement generally increases manufacturing cost, pin count for an integrated circuit, and size of a printed circuit board.
There is, therefore, a continued need for die area efficient integrated gate boosted driver.
The present disclosure provides systems and methods for optimizing gate boosting circuits driving integrated power stages. Embodiments of the present disclosure include NMOS transistors for an output stage of an integrated gate driver, a bootstrap circuit used to provide a voltage drive to the output stage, and a replica bootstrap circuit used to efficiently regulate the bootstrap voltage drive.
In one embodiment, a gate driver includes an output stage comprising an n-channel metal-oxide-semiconductor (NMOS) pull-up transistor and an NMOS pull-down transistor, wherein the NMOS pull-up transistor and the NMOS pull-down transistor are coupled at an output node; a bootstrap circuit comprising a main bootstrap capacitor, wherein the bootstrap capacitor provides a supply voltage for driving the NMOS pull-up transistor; a high voltage generator coupled with the main bootstrap capacitor via a transistor switch; and a replica bootstrap circuit comprising a replica bootstrap capacitor, wherein the replica bootstrap circuit generates a reference voltage that regulates a drain current of the transistor switch, and wherein the regulated drain current of the transistor switch charges the main bootstrap capacitor from the high voltage generator.
In another embodiment, a method for operating a gate driver of an integrated power stage includes charging a main bootstrap capacitor; charging a replica bootstrap capacitor; providing a supply voltage for driving a pull-up NMOS transistor from the main bootstrap capacitor; providing a reference voltage at a gate terminal of a transistor switch, wherein the reference voltage regulates a drain current of the transistor switch and wherein the regulated drain current of the transistor switch charges the main bootstrap capacitor from a high voltage generator; and conducting the drain current through the transistor switch when a voltage across the bootstrap capacitor is below the reference voltage by a threshold voltage of the transistor switch.
The scope of the invention is defined by the claims, which are incorporated into this section by reference. A more complete understanding of embodiments of the invention will be afforded to those skilled in the art, as well as a realization of additional advantages thereof, by a consideration of the following detailed description of one or more embodiments. Reference will be made to the appended sheets of drawings that will first be described briefly.
Aspects of the disclosure may be better understood with reference to the following drawings. The components in the drawings are not necessarily to scale, emphasis instead being placed upon clearly illustrating the principles of the present disclosure. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views, and in which:
Embodiments of the invention and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.
In the description that follows, like parts are marked throughout the specification and drawings with the same reference numerals. The drawing figures might not be to scale and certain components may be shown in generalized or schematic form and identified by commercial designations in the interest of clarity and conciseness.
The present disclosure describes methods and systems for implementing an efficient gate boosting circuit for driving integrated power stages. In one embodiment, an output stage of an integrated gate driver includes two n-channel metal-oxide-semiconductor (NMOS) transistors for pull-up and pull-down paths. By using NMOS transistors in the pull-up path instead of the larger p-channel metal-oxide-semiconductor (PMOS) transistors, the circuit will have a reduced footprint. The output stage of an integrated gate driver with two NMOS transistors may also exhibit a reduced quiescent current. The quiescent current is the amount of current drawn from the power supply by the integrated gate driver while operating in standby mode. Thus, the reduced quiescent current may prolong the battery life of many battery-operated systems that incorporate the present invention.
The output stage comprising of two NMOS transistors for pull-up and pull-down paths uses a floating power supply above the source voltage to properly drive to the gate of a high-power transistor, such as a field-effect transistor (“FET”)(e.g., power MOSFET). A bootstrap circuit may be used to generate the voltage for the gate drive of the high-side FET.
An embodiment of a gate driver with a bootstrap power supply circuit 100 is illustrated in
Output node 118 is connected to the source terminal of pull-up NMOS transistor 112 and the drain terminal of pull-down NMOS transistor 122. When output node 118 is pulled to ground by active pull-down NMOS transistor 122, diode 104 is forced into a forward-bias mode allowing current to flow from V1 voltage source into buffer 110 and through the loop from diode 104 through bootstrap capacitor 130, and NMOS pull-down transistor 122 to ground.
During the active period of pull-down NMOS transistor 122, bootstrap capacitor 130 accumulates electrical charge and exhibits a voltage proportional to the amount of deposited charge. When the pull-up NMOS transistor 112 is active, output node 118 is pulled to rail voltage 106 causing voltage at node 108 to be higher than the voltage provided by voltage source V1. Consequently, diode 104 becomes reverse-biased and blocks bootstrap capacitor 130 from discharging to voltage source V1.
During the active period of pull-up NMOS transistor 112, bootstrap capacitor 130 supplies the current required to maintain the NMOS pull-up transistor 112 in the active state. In particular, bootstrap capacitor 130 supplies a bias current for buffer 110 and transfers a portion of the accumulated electrical charge to charge the gate capacitor of NMOS pull-up transistor 112. This may result in an abrupt voltage decline across bootstrap capacitor 130.
Reverse leakage current of diode 104 and gate leakage current of NMOS pull-up transistor 112 may also result in reduction of voltage across bootstrap capacitor 130. Specifically, if the received pulse-width modulated input signal exhibits excessively high duty cycle, the voltage across bootstrap capacitor 130 may fall below a minimum value necessary to maintain the NMOS pull-up transistor 112 in the active state. In some embodiments, a charge pump (not shown) coupled to bootstrap capacitor 130 may refresh the electrical charge in bootstrap capacitor 130 and allow bootstrap capacitor 130 to maintain an electrical charge above the minimum threshold necessary to effectively drive NMOS pull-up transistor 112.
In contrast to the embodiment of
Charge pump 212 allows bootstrap capacitor 220 to charge during high duty cycles of pulse-width modulated input signal IN. As bootstrap capacitor 220 supplies an electrical charge required to maintain pull-up NMOS transistor 218 active, bootstrap capacitor 220 is continuously replenished with charge from charge pump 212.
In the configuration of
For example, if a voltage across the gate dielectric layer exceeds the breakdown voltage of the dielectric material, dielectric breakdown may occur. This may result in an immediate failure of a transistor due to formation of less resistive path from the gate contact to the conductive channel. In addition, localized heating of the dielectric may also occur during the dielectric breakdown resulting in formation of a filament that shorts the transistor layers across the dielectric. Moreover, metal-oxide-semiconductor transistors have a maximum specified drain to source voltage, beyond which breakdown may occur. In particular, applying drain to source voltage in excess of the breakdown voltage may cause the transistor to conduct in an uncontrolled mode, potentially damaging it and other circuit elements due to excessive power dissipation. Thus, in order to avoid overdriving pull-up NMOS transistor 218 with excess voltage applied across the gate dielectric layer and eliminate the susceptibility of pull-up NMOS transistor 218 to gate dielectric breakdown, it is preferable to use a circuit module that regulates voltage across the bootstrap capacitor 220 which determines the supply voltage used to power buffer 214 and the gate overdrive voltage provided to the gate of pull-up NMOS transistor 218. To facilitate control of the voltage across bootstrap capacitor 220, a gate driver circuit with a replica bootstrap module (not shown) regulating the current flow from charge pump 212 may be implemented.
When pull-down NMOS transistor 328 is active, the output node 323, coupled with the drain terminal of pull-down NMOS transistor 328, is effectively connected to ground through a small on resistance of pull-down NMOS transistor 328. In particular, low voltage at output node 323 allows forward-biased diodes 302 and 318 to conduct currents that charge main bootstrap capacitor 316 and replica bootstrap capacitor 320. In various embodiments, main bootstrap capacitor 316 is charged to V1-VFDB1, where VFDB1 is the forward voltage drop across diode 302. Similarly, replica bootstrap capacitor 320 is charged to V1a-VFDB2, where VFDB1 is the forward voltage drop across diode 318. The voltage provided by voltage source V1 may be the same as or slightly higher than the voltage provided by voltage source V1a.
Since main bootstrap capacitor 316 is coupled with the source terminal of transistor switch 306 and replica bootstrap capacitor 320 is coupled with the gate terminal of transistor switch 306, the voltage formed across capacitors 316 and 320 determine voltages at the source and gate terminals of transistor switch 306, respectively. As noted above, voltages provided by voltage sources V1 and V1a may be substantially the same.
In one embodiment, when pull-up NMOS transistor 314 is active, the voltage difference between output node 303 and the gate terminal of transistor switch 306 may exceed the threshold voltage of transistor switch 306 resulting in a formation of a conductive channel between the source and drain terminals of transistor switch 306. In particular, the formation of the conductive channel with excess charge carriers results in a drain current provided by charge pump 310 that charges main bootstrap capacitor 316 to a voltage level that is substantially close to the difference between the reference voltage provided by replica bootstrap circuit 324 and the threshold voltage of transistor switch 306.
In one embodiment, the reference voltage provided by replica bootstrap circuit 324 may be determined by the voltage at output node 323 and the sum of maximum allowable gate overdrive voltage for pull-up NMOS transistor 314 and the threshold voltage of transistor switch 306. The output voltage provided by charge pump 310 may be above the reference voltage provided by replica bootstrap circuit 324. More specifically, this ensures that a proper amount of charge is delivered to main bootstrap capacitor 316 during the active phase of pull-up NMOS transistor 314. In this regard, the output voltage of charge pump 310 does not need to be precisely controlled since the transistor switch 306 will turn-off when the voltage across bootstrap capacitor 316 is substantially close to the sum of the reference voltage provided by replica bootstrap circuit 324 and the threshold voltage of transistor switch 306. Thus, the voltage control across the main bootstrap capacitor 316 as described herein may eliminate the electrical overstress of buffer 312 and pull-up NMOS transistor 314 caused by the output voltage ripple exhibited at the output of charge pump 310.
A flow diagram illustrated in
When pull-up NMOS transistor 314 turns on, the voltage at the source terminal of NMOS pull-up transistor 314 approaches the Vdrv rail. Accordingly, the first and second diodes block the current flow from bootstrap capacitor 316 and replica bootstrap capacitor 320 to the first and second voltage sources, respectively.
At block 402, bootstrap capacitor 316 provides gate overdrive voltage for NMOS pull-up transistor 314. Charge balance occurs between bootstrap capacitor 316 and various load-capacitances coupled to bootstrap capacitor 316.
At block 403, replica bootstrap circuit 324 generates a reference voltage that controls transistor switch 306. In one embodiment, the reference voltage may set the gate voltage of NMOS switch 306. In various embodiments, the reference voltage depends on V1a voltage source, the forward-bias voltage of diode 318, and the RC time constant of replica bootstrap circuit 324.
At block 404, transistor switch 306 conducts current based on the voltage difference sensed between the reference voltage at the gate terminal of the transistor switch 306 and the voltage at the source terminal of the transistor switch 306. More specifically, charge redistribution between various load-capacitances coupled to bootstrap capacitor 316 may reduce the voltage drop across bootstrap capacitor 316, and may subsequently cause the voltage at the source terminal of the transistor switch 306 to fall below the reference voltage generated by replica bootstrap circuit 324. As a result, a sub-threshold current flowing from charge pump 310 may replenish bootstrap capacitor 316 with charge. When bootstrap capacitor 316 is charged close to the reference voltage, the voltage difference between the reference voltage at the gate terminal and the source terminal of NMOS switch 306 may approach zero causing transistor switch 306 to halt the current flow from charge pump 310 to bootstrap capacitor 316.
The operation of the gate driver, extended with the replica bootstrap circuit 324 described above, may be used to track the voltage across bootstrap capacitor 316 and subsequently force the voltage across bootstrap capacitor 316 to follow the reference voltage provided by replica bootstrap circuit 324. Also, the precise control of the voltage across bootstrap capacitor 316 may reduce electrical overstress of NMOS pull-up transistor 314. Moreover, since replica bootstrap circuit 324 replenishes lost electrical charge stored on bootstrap capacitor 316, a significantly smaller bootstrap capacitor 316, suitable for integration within gate driver circuit 300, may be used.
In one embodiment, output of the power amplifier 506 may be converted back to an analog signal using low pass filter 508, which removes the high-frequency harmonics from the series of output pulses and recovers the encoded audio information suitable for driving speaker 510.
Embodiments described above illustrate but do not limit the invention. It should also be understood that numerous modifications and variations are possible in accordance with the principles of the invention. Accordingly, the scope of the invention is defined only by the following claims.
Patent | Priority | Assignee | Title |
11664659, | Nov 03 2017 | CONTINENTAL TEVES AG & CO OHG | Polarity-reversal protection arrangement, method for operating the polarity-reversal-protection arrangement and corresponding use |
Patent | Priority | Assignee | Title |
4542310, | Jun 29 1983 | International Business Machines Corporation | CMOS bootstrapped pull up circuit |
6242973, | Sep 01 1998 | HYUNDAI ELECTRONICS INDUSTRIES CO , LTD | Bootstrapped CMOS driver |
7253675, | Mar 08 2005 | Texas Instruments Incorporated | Bootstrapping circuit capable of sampling inputs beyond supply voltage |
7863943, | Sep 28 2007 | Maxim Integrated Products, Inc | Sampling device and circuit having a single voltage supply |
8710875, | May 18 2011 | FSP TECHNOLOGY INC.; FSP-Powerland Technology Inc. | Bootstrap gate driver |
9261541, | Sep 28 2007 | Maxim Integrated Products, Inc. | Sampling device and circuit having a single voltage supply |
9847706, | Mar 14 2013 | Cirrus Logic, INC | Systems and methods for reducing voltage ringing in a power converter |
20150381159, | |||
20160043072, | |||
20160079844, | |||
20160087623, | |||
20160105173, | |||
20160105175, | |||
20160134279, | |||
20160164398, | |||
20160380625, | |||
EP2706651, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 06 2016 | SHEN, DAN | Conexant Systems, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042902 | /0479 | |
Jul 18 2016 | CRESPI, LORENZO | Conexant Systems, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042902 | /0479 | |
Mar 20 2017 | Conexant Systems, Inc | Conexant Systems, LLC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 043086 | /0129 | |
Jun 26 2017 | Synaptics Incorporated | (assignment on the face of the patent) | / | |||
Sep 01 2017 | Conexant Systems, LLC | Synaptics Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043707 | /0306 | |
Sep 27 2017 | SYNAPTICS INCORPROATED | Wells Fargo Bank, National Association | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 051316 | /0777 | |
Sep 27 2017 | Synaptics Incorporated | Wells Fargo Bank, National Association | CORRECTIVE ASSIGNMENT TO CORRECT THE CORRECT THE SPELLING OF THE ASSIGNOR NAME PREVIOUSLY RECORDED AT REEL: 051316 FRAME: 0777 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT | 052186 | /0756 |
Date | Maintenance Fee Events |
Jan 21 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 27 2022 | 4 years fee payment window open |
Feb 27 2023 | 6 months grace period start (w surcharge) |
Aug 27 2023 | patent expiry (for year 4) |
Aug 27 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 27 2026 | 8 years fee payment window open |
Feb 27 2027 | 6 months grace period start (w surcharge) |
Aug 27 2027 | patent expiry (for year 8) |
Aug 27 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 27 2030 | 12 years fee payment window open |
Feb 27 2031 | 6 months grace period start (w surcharge) |
Aug 27 2031 | patent expiry (for year 12) |
Aug 27 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |